# RD1-4320 DisplayPort 1.2a splitter

# Reference board user guide

Rev. A

## **MegaChips**

### MegaChips' Proprietary and Confidential

This information shall not be shared or distributed outside the company and will be exchanged based on the signed proprietary information exchange agreement. MegaChips reserves the right to make any change herein at any time without prior notice. MegaChips does not assume any responsibility or liability arising out of application or use of any product or service described herein except as explicitly agreed upon.



#### Contents

| 1. | Pur  | rpose and scope                    | . 4 |
|----|------|------------------------------------|-----|
| 2. | Des  | scription                          | . 4 |
| 3. | Set  | t up instructions                  | . 4 |
| 4. | Dia  | agnosis                            | . 5 |
|    | 4.1. | In-System Programming              | . 6 |
| 5. | Boa  | ard description                    | . 7 |
| !  | 5.1. | Principal components and functions | . 8 |
| ţ  | 5.2. | Connector descriptions             | . 9 |
| 6. | Re   | vision history                     | 11  |





| L | ist | of | ta | bl | les |
|---|-----|----|----|----|-----|
|   |     |    |    |    |     |

|              | tables                                    |   |
|--------------|-------------------------------------------|---|
| Table 1.     | Principal components and functions        | 8 |
| Table 2.     | Document revision history                 | 1 |
|              |                                           |   |
|              |                                           |   |
|              |                                           |   |
| List of f    | igures                                    |   |
| <b>-</b> : 4 |                                           | _ |
| -            | Connection diagram: Video hub application |   |
| Figure 2.    | RD1-4320 board picture                    | 7 |

#### 1. Purpose and scope

This document provides a description and set up instructions for the STDP4320 reference board [RD1-4320 (400-657)] targeted for DisplayPort® Splitter applications.

#### 2. Description

The STDP4320 is a high-speed DisplayPort dual mode splitter IC targeted for audio-video de-multiplexing and routing in applications such as notebooks, docking stations, video hub, 4K2K TVs, daisy-chainable monitors, digital signage and others.

The board consists of one dual mode input port and two dual mode output ports.

This board implements test points, jumpers, and potentiometers that are not required for the end customer applications, these are intended for convenience of functional test and validation purpose only. This board includes an SPI flash for storing firmware, an UART connector for debugging and In-System Programming purposes (firmware download), two S/PDIF outputs, four I2C master interfaces and one I2C slave interface.

#### 3. Set up instructions

The picture below [Figure 1] is a connection diagram showing the RD1-4320 board used for connecting a PC to two monitors. This board uses the standard DisplayPort connector recommended in the DP 1.2a specification to connect the DisplayPort input to the PC and standard DisplayPort connectors to DisplayPort TV/monitors.



Figure 1. Connection diagram: Video hub application

- Connect the DisplayPort output from a PC/NB source to the DP input connector on RD1-4320 board using a DP cable and connect the two DisplayPort outputs to two DisplayPort 1.1a or 1.2a monitors using DP cables.
- 2. Connect a Micro-USB port on the board to PC or USB power adapter for powering the board.
- 3. Optional: An active speaker can be connected to the S/PDIF connector on the board for audio output if needed.
- 4. Once the connection is established, power ON the PC, monitor, and RD1-4320 (DP Splitter) board. An image should pop up on the screen within 2-3 seconds. Configure the displays either in clone mode or extended mode through the Display settings on PC/NB.

#### 4. Diagnosis

If the image does not come up, follow the steps below for diagnosis.

Note: The diagnosis requires the MegaChips GProbe software and hardware tool. Contact MegaChips for the GProbe software and board.

- 1. Install the Megachips GProbe diagnostic tool on a computer and set the baud rate to 115,200.
- 2. Connect Megachips GProbe board (not supplied) to the serial port (or USB port if using USB version) of the computer.
- 3. Connect the other end of the GProbe board to connector (CN501) on the RD1-4320 board using 4-wire cable (part of the GProbe board).

Note: CHECK POLARITY while connecting the cable; Pin 1 is marked on the board. The 4-wire cable connection from CN501 to GProbe board is 1 to 1.



- 4. Hit the Reset button on the board (RESET SW501). You will see the firmware version and date of firmware in the GProbe window. This indicates the STDP4320 IC is functional. If the message does not appear, reprogram the Flash using the ISP method described in the GProbe user guide.
- 5. Using an oscilloscope, check the video input and output from the STDP4320.

Note: Refer to the STDP4320 datasheet for more pin out descriptions.

#### 4.1. In-System Programming

The STDP4320 RD board uses SPI Flash to store the firmware. For a new firmware upgrade, the following method is recommended.

ISP through UART connector: Allows programming of the SPI Flash through the UART (RS232) connector. The GProbe board (RS232 converter circuit) and GProbe software tool are required. Please contact Megachips for latest software and binary file.



## 5. Board description

Figure 2. RD1-4320 board picture





#### 5.1. Principal components and functions

Below is a summary of all necessary connectors, switches, and other components. Please refer to the latest board schematics for further details.

Table 1. Principal components and functions

| Label                    | Description                                                                                                                                                                                | RefDes           |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Power Input<br>(+5 V)    | Input +5 V, down conversion to 3.3 V, and 1.2 V. This board uses two step-down switch regulators to generate 3.3 V and 1.2 V.                                                              | CN301            |
| STDP4320                 | STDP4320 is a VESA DP Standard Ver. 1.2a compliant device that                                                                                                                             | U601             |
|                          | supports advanced features such as MST, HBR2 and 3D formats                                                                                                                                |                  |
| DP Input                 | DisplayPort input connector                                                                                                                                                                | CN401            |
| DP Outputs               | DPTX output connectors                                                                                                                                                                     | CN901<br>CN801   |
| Flash                    | The board includes an SPI Flash of 2 MB to hold the firmware. The SPI Flash can be programmed (ISP) through UART interface                                                                 | U1003            |
| Analog S/PDIF<br>Outputs | Standard S/PDIF output connectors.                                                                                                                                                         | CN1001<br>CN1002 |
| Host I2C<br>Interface    | Host Interface (I2C): This board includes a provision to access the STDP4320 device from an external host controller through the Host Interface (I2C port) connection.                     | CN701            |
| GProbe                   | GProbe Interface (+5 V logic): the board includes a GProbe connector that connects to the STDP4320 UART port for communication with external PC sources for debug and FW upgrade purposes. | CN501            |
| Reset                    | Reset Button, when pressed, triggers a system master reset through the internal reset circuitry.                                                                                           | SW501            |
| LED                      | One LED for indicating +5 V input power-on status                                                                                                                                          | D301             |
| Crystal                  | An external crystal of 27 MHz                                                                                                                                                              | Y501             |

#### 5.2. Connector descriptions

The RD1-4320 has the following connectors. The locations of these connectors are shown in the board picture in Figure 2.

**CN301** – +5 V Micro-USB female connector for supplying power to the board.

**CN501** – GProbe Interface which connects to the UART port of the STDP4320. Use the MegaChips GProbe board and interface cable for connecting the board to an external PC that has GProbe software running.

| Pin 1 | +5V       |
|-------|-----------|
| Pin 2 | GPROBE_TX |
| Pin 3 | GPROBE_RX |
| Pin 4 | GND       |

**CN401** – DisplayPort input connector. Pin out details are shown below.

| Pin 1  | ML_L3N    |
|--------|-----------|
| Pin 2  | GND       |
| Pin 3  | ML_L3P    |
| Pin 4  | ML_L2N    |
| Pin 5  | GND       |
| Pin 6  | ML_L2P    |
| Pin 7  | ML_L1N    |
| Pin 8  | GND       |
| Pin 9  | ML_L1P    |
| Pin 10 | ML_L0N    |
| Pin 11 | GND       |
| Pin 12 | ML_L0P    |
| Pin 13 | CONFIG1   |
| Pin 14 | CONFIG2   |
| Pin 15 | AUX_P     |
| Pin 16 | GND       |
| Pin 17 | AUX_N     |
| Pin 18 | HPD_OUT   |
| Pin 19 | GND       |
| Pin 20 | +3V3_AVDD |



**CN901, CN801** – Standard DP output connectors. Pin out details are shown below.

| Pin 1                              | ML_Lane 0(p)                              |
|------------------------------------|-------------------------------------------|
| Pin 2                              | GND                                       |
| Pin 3                              | ML_Lane 0 (n)                             |
| Pin 4                              | ML_Lane 1 (p)                             |
| Pin 5                              | GND                                       |
| Pin 6                              | ML_Lane 1 (n)                             |
| Pin 7                              | ML_Lane 2 (p)                             |
| Pin 8                              | GND                                       |
| Pin 9                              | ML_Lane 2 (n)                             |
| Pin 10                             | ML_Lane 3 (p)                             |
| Pin 11                             | GND                                       |
|                                    |                                           |
| Pin 12                             | ML_Lane 3 (n)                             |
| Pin 12<br>Pin 13                   | ML_Lane 3 (n) CONFIG1                     |
|                                    | ` '                                       |
| Pin 13                             | CONFIG1                                   |
| Pin 13<br>Pin 14                   | CONFIG1<br>CONFIG2                        |
| Pin 13 Pin 14 Pin 15               | CONFIG1 CONFIG2 AUX_CH (p)                |
| Pin 13 Pin 14 Pin 15 Pin 16        | CONFIG1 CONFIG2 AUX_CH (p) GND            |
| Pin 13 Pin 14 Pin 15 Pin 16 Pin 17 | CONFIG1 CONFIG2 AUX_CH (p) GND AUX_CH (n) |

**CN1001, CN1002** – S/PDIF Output connectors. The pin out description is shown below.

| Pin 1 | GND   |
|-------|-------|
| Pin 2 | I2S_0 |
| Pin 3 | GND   |

CN701 - I2C Host Interface

| Pin 1 | I2C_SCL |
|-------|---------|
| Pin 2 | I2C SDA |
| Pin 3 | IRQ_OUT |
| Pin 4 | GND     |



## 6. Revision history

Table 2. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 20-Jun-2014 | А        | Initial version. |



#### Notice

Semiconductor products may possibly experience breakdown or malfunction. Adequate care should be taken with respect to the safety design of equipment in order to prevent the occurrence of human injury, fire or social loss in the event of breakdown or malfunction of semiconductor products

The overview of operations and illustration of applications described in this document indicate the conceptual method of use of the semiconductor product and do not quarantee operability in equipment in which the product is actually used.

The names of companies and trademarks stated in this document are registered trademarks of the relevant companies.

MegaChips Co. provides no guarantees nor grants any implementation rights with respect to industrial property rights, intellectual property rights and other such rights belonging to third parties or/and MegaChips Co. in the use of products and of technical information including information on the overview of operations and the circuit diagrams that are described in this document.

The product described in this document may possibly be considered goods or technology regulated by the Foreign Currency and Foreign Trade Control Law. In the event such law applies, export license will be required under said law when exporting the product. This regulation shall be valid in Japan domestic.

In the event the intention is to use the product described in this document in applications that require an extremely high standard of reliability such as nuclear systems, aerospace equipment or medical equipment for life support, please contact the sales department of MegaChips Co. in advance.

All information contained in this document is subject to change without notice.

Copyright © 2014 MegaChips Corporation All rights reserved

#### Contact

MegaChips Corporation **Head Quarters** 

1-1-1 Miyahara, Yodogawa-ku Osaka 532-0003, Japan

TEL: +81-6-6399-2884

MegaChips Corporation Tokyo Office

17-6 Ichiban-cho, Chiyoda-ku, Tokyo 102-0082, Japan

TEL: +81-3-3512-5080

MegaChips Corporation Makuhari Office

1-3 Nakase Mihama-ku Chiba 261-8501, Japan

TEL: +81-43-296-7414

MegaChips Corporation

San Jose Office

2033 Gateway Place, Suite 400, San Jose, CA 95110 U.S.A.

TEL: +1-408-570-0555

MegaChips Corporation

India Branch 17th Floor, Concorde Block UB City, Vittal Mallya Road, Bangalore 560-001, India

TEL: +91-80-4041-3999

MegaChips Corporation Taiwan Branch

RM. B 2F, Worldwide House, No.129, Min Sheng E. Rd., Sec. 3, Taipei 105, Taiwan

TEL: +886-2-2547-1297

MegaChips Corporation Tainan Office

RM. 2, 8F, No.24, Da Qiao 2 Rd., Yong Kang Dist.,

Tainan 710, Taiwan TEL: +886-6-302-2898

MegaChips Corporation

Zhunan Office

No.118, Chung-Hua Rd., Chu-Nan, Miao-Li 350, Taiwan

TEL: +886-37-666-156

MegaChips Corporation

Shenzhen Office

Room 6307, Office Tower, Shun Hing Square, 5002 Shen Nan Dong Road, Luohu District,

Shenzhen 518000, P. R. China

TEL: +86-755-3664-6990