# STM32F730x8 # Arm® Cortex®-M7 32b MCU+FPU, 462DMIPS, 64KB Flash /256+16+4KB RAM, USB OTG HS/FS, 18 TIMs, 3 ADCs, 21 com IF Datasheet - production data ### **Features** Core: Arm<sup>®</sup> 32-bit Cortex<sup>®</sup>-M7 CPU with FPU, adaptive real-time accelerator (ART Accelerator<sup>™</sup>) and L1-cache: 8 Kbytes of data cache and 8 Kbytes of instruction cache, allowing 0-wait state execution from embedded Flash memory and external memories, frequency up to 216 MHz, MPU, 462 DMIPS/2.14 DMIPS/MHz (Dhrystone 2.1) and DSP instructions. #### Memories - 64 Kbytes of Flash memory with protection mechanisms (read and write protections, proprietary code readout protection (PCROP)) - 528 bytes of OTP memory - SRAM: 256 Kbytes (including 64 Kbytes of data TCM RAM for critical real-time data) + 16 Kbytes of instruction TCM RAM (for critical real-time routines) + 4 Kbytes of backup SRAM (available in the lowest power modes) - Flexible external memory controller with up to 32-bit data bus: SRAM, PSRAM, SDRAM/LPSDR SDRAM, NOR/NAND memories - Dual mode Quad-SPI - Clock, reset and supply management - 1.7 V to 3.6 V application supply and I/Os - POR, PDR, PVD and BOR - Dedicated USB power - 4-to-26 MHz crystal oscillator - Internal 16 MHz factory-trimmed RC (1% accuracy) - 32 kHz oscillator for RTC with calibration - Internal 32 kHz RC with calibration - Low-power - Sleep, Stop and Standby modes - V<sub>BAT</sub> supply for RTC, 32×32 bit backup registers + 4 Kbytes of backup SRAM - 3×12-bit, 2.4 MSPS ADC: up to 24 channels and 7.2 MSPS in triple interleaved mode - 2×12-bit D/A converters - Up to 18 timers: up to thirteen 16-bit (1x low-power 16-bit timer available in Stop mode) and two 32-bit timers, each with up to 4 IC/OC/PWMs or pulse counter and quadrature (incremental) encoder inputs. All 15 timers running up to 216 MHz. 2x watchdogs, SysTick timer - General-purpose DMA: 16-stream DMA controller with FIFOs and burst support - Debug mode - SWD & JTAG interfaces - Cortex<sup>®</sup>-M7 Trace Macrocell™ - Up to 138 I/O ports with interrupt capability - Up to 136 fast I/Os up to 108 MHz - Up to 138 5 V-tolerant I/Os - Up to 21 communication interfaces - Up to 3× I<sup>2</sup>C interfaces (SMBus/PMBus) - Up to 4 USARTs/4 UARTs (27 Mbit/s, ISO7816 interface, LIN, IrDA, modem control) - Up to 5 SPIs (up to 54 Mbit/s), 3 with muxed simplex I<sup>2</sup>Ss for audio class accuracy via internal audio PLL or external clock - 2 x SAIs (serial audio interface) - 1 x CAN (2.0B active) - 2 x SDMMCs - Advanced connectivity - USB 2.0 full-speed device/host/OTG controller with on-chip PHY - USB 2.0 high-speed/full-speed device/host/OTG controller with dedicated DMA, on-chip full-speed PHY and on-chip Hi-speed PHY or ULPI depending on the part number - AES: 128/256-bit key encryption hardware accelerator - True random number generator - CRC calculation unit - RTC: subsecond accuracy, hardware calendar - 96-bit unique ID **Table 1. Device summary** | Reference | Part number | |-------------|----------------------------------------------------| | STM32F730x8 | STM32F730R8, STM32F730V8, STM32F730Z8, STM32F730I8 | STM32F730x8 Contents # **Contents** | 1 | Intro | duction | 12 | |---|-------|----------------------------------------------------------------|----| | 2 | Desc | ription | 13 | | | 2.1 | Full compatibility throughout the family | 17 | | | 2.2 | STM32F730x8 LQFP144 packages: | 19 | | 3 | Func | tional overview | 21 | | | 3.1 | Arm <sup>®</sup> Cortex <sup>®</sup> -M7 with FPU | 21 | | | 3.2 | Memory protection unit | 21 | | | 3.3 | Embedded Flash memory | 22 | | | 3.4 | CRC (cyclic redundancy check) calculation unit | 22 | | | 3.5 | Embedded SRAM | 22 | | | 3.6 | AXI-AHB bus matrix | 23 | | | 3.7 | DMA controller (DMA) | 24 | | | 3.8 | Flexible memory controller (FMC) | 25 | | | 3.9 | Quad-SPI memory interface (QUADSPI) | 25 | | | 3.10 | Nested vectored interrupt controller (NVIC) | 26 | | | 3.11 | External interrupt/event controller (EXTI) | 26 | | | 3.12 | Clocks and startup | 26 | | | 3.13 | Boot modes | 27 | | | 3.14 | Power supply schemes | 27 | | | 3.15 | Power supply supervisor | 29 | | | | 3.15.1 Internal reset ON | 29 | | | | 3.15.2 Internal reset OFF | 29 | | | 3.16 | Voltage regulator | 31 | | | | 3.16.1 Regulator ON | | | | | 3.16.2 Regulator OFF | | | | 0.47 | 3.16.3 Regulator ON/OFF and internal reset ON/OFF availability | | | | 3.17 | Real-time clock (RTC), backup SRAM and backup registers | | | | 3.18 | Low-power modes | | | | 3.19 | V <sub>BAT</sub> operation | | | | 3.20 | Timers and watchdogs | 37 | | | | | | | | | 3.20.1 | Advanced-control timers (TIM1, TIM8) | . 39 | |---|-------|----------|---------------------------------------------------------------------|------| | | | 3.20.2 | General-purpose timers (TIMx) | . 39 | | | | 3.20.3 | Basic timers TIM6 and TIM7 | . 39 | | | | 3.20.4 | Low-power timer (LPTIM1) | | | | | 3.20.5 | Independent watchdog | | | | | 3.20.6 | Window watchdog | | | | | 3.20.7 | SysTick timer | | | | 3.21 | | tegrated circuit interface (I <sup>2</sup> C) | | | | 3.22 | Univers | sal synchronous/asynchronous receiver transmitters (USART) . | . 42 | | | 3.23 | Serial p | peripheral interface (SPI)/inter- integrated sound interfaces (I2S) | . 43 | | | 3.24 | Serial a | audio interface (SAI) | . 43 | | | 3.25 | Audio F | PLL (PLLI2S) | . 44 | | | 3.26 | Audio F | PLL (PLLSAI) | . 44 | | | 3.27 | SD/SD | IO/MMC card host interface (SDMMC) | . 44 | | | 3.28 | Control | ller area network (bxCAN) | . 44 | | | 3.29 | Univers | sal serial bus on-the-go full-speed (OTG_FS) | . 45 | | | 3.30 | Univers | sal serial bus on-the-go high-speed (OTG_HS) | . 45 | | | 3.31 | Randor | m number generator (RNG) | . 46 | | | 3.32 | Advand | ced encryption standard hardware accelerator (AES) | . 46 | | | 3.33 | Genera | al-purpose input/outputs (GPIOs) | . 47 | | | 3.34 | Analog | -to-digital converters (ADCs) | . 47 | | | 3.35 | Tempe | rature sensor | . 48 | | | 3.36 | Digital- | to-analog converter (DAC) | . 48 | | | 3.37 | Serial v | wire JTAG debug port (SWJ-DP) | . 48 | | | 3.38 | Embed | ded Trace Macrocell™ | . 49 | | 4 | Pino | uts and | pin description | . 50 | | 5 | Mem | ory map | oping | . 84 | | 6 | Elect | rical ch | aracteristics | . 85 | | | 6.1 | Parame | eter conditions | . 85 | | | | 6.1.1 | Minimum and maximum values | . 85 | | | | 6.1.2 | Typical values | . 85 | | | | 6.1.3 | Typical curves | . 85 | | | | | | | | | 6.1.4 | Loading capacitor | . 85 | |-----|---------|---------------------------------------------------------------|-------| | | 6.1.5 | Pin input voltage | . 85 | | | 6.1.6 | Power supply scheme | . 86 | | | 6.1.7 | Current consumption measurement | . 88 | | 6.2 | Absolut | te maximum ratings | . 88 | | 6.3 | Operati | ng conditions | . 90 | | | 6.3.1 | General operating conditions | . 90 | | | 6.3.2 | VCAP1/VCAP2 external capacitor | . 92 | | | 6.3.3 | Operating conditions at power-up / power-down (regulator ON) | . 93 | | | 6.3.4 | Operating conditions at power-up / power-down (regulator OFF) | . 93 | | | 6.3.5 | Reset and power control block characteristics | 93 | | | 6.3.6 | Over-drive switching characteristics | . 95 | | | 6.3.7 | Supply current characteristics | . 95 | | | 6.3.8 | Wakeup time from low-power modes | 113 | | | 6.3.9 | External clock source characteristics | 114 | | | 6.3.10 | Internal clock source characteristics | 119 | | | 6.3.11 | PLL characteristics | . 120 | | | 6.3.12 | PLL spread spectrum clock generation (SSCG) characteristics | . 123 | | | 6.3.13 | USB OTG HS PHY PLLs characteristics | 125 | | | 6.3.14 | USB OTG HS PHY regulator characteristics | 125 | | | 6.3.15 | USB HS PHY external resistor characteristics | 126 | | | 6.3.16 | Memory characteristics | 126 | | | 6.3.17 | EMC characteristics | 128 | | | 6.3.18 | Absolute maximum ratings (electrical sensitivity) | 129 | | | 6.3.19 | I/O current injection characteristics | 130 | | | 6.3.20 | I/O port characteristics | . 131 | | | 6.3.21 | NRST pin characteristics | . 137 | | | 6.3.22 | TIM timer characteristics | 138 | | | 6.3.23 | RTC characteristics | 138 | | | 6.3.24 | 12-bit ADC characteristics | 138 | | | 6.3.25 | Temperature sensor characteristics | 144 | | | 6.3.26 | V <sub>BAT</sub> monitoring characteristics | 144 | | | 6.3.27 | Reference voltage | 144 | | | 6.3.28 | DAC electrical characteristics | 145 | | | 6.3.29 | Communications interfaces | . 147 | | | 6.3.30 | FMC characteristics | 160 | | | 6.3.31 | Quad-SPI interface characteristics | 180 | Contents STM32F730x8 | | | 6.3.32 | SD/SDIO MMC card host interface (SDMMC) characteristics | 182 | |----------|---------|----------|-----------------------------------------------------------------------|-----| | 7 | Packa | age info | rmation | 185 | | | 7.1 | LQFP64 | – 10 x 10 mm, low-profile quad flat package information | 185 | | | 7.2 | LQFP10 | 0, 14 x 14 mm low-profile quad flat package information | 188 | | | 7.3 | LQFP14 | 4, 20 x 20 mm low-profile quad flat package information | 191 | | | 7.4 | | 176+25, 10 x 10, 0.65 mm ultra thin-pitch ball grid ckage information | 194 | | | 7.5 | Thermal | characteristics | 197 | | 8 | Order | ing info | rmation | 198 | | Appendix | A Re | ecomme | endations when using internal reset OFF | 199 | | | A.1 | Operatir | ng conditions | 199 | | Revision | history | y | | 200 | STM32F730x8 List of tables # List of tables | Table 1. | Device summary | 2 | |-----------|--------------------------------------------------------------------------------|-------| | Table 2. | STM32F730x8 features and peripheral counts | | | Table 3. | Voltage regulator configuration mode versus device operating mode | 32 | | Table 4. | Regulator ON/OFF and internal reset ON/OFF availability | 35 | | Table 5. | Voltage regulator modes in stop mode | 36 | | Table 6. | Timer feature comparison | 38 | | Table 7. | I2C implementation | 41 | | Table 8. | USART implementation | 42 | | Table 9. | Legend/abbreviations used in the pinout table | 54 | | Table 10. | STM32F730x8 pin and ball definition | | | Table 11. | FMC pin definition | | | Table 12. | STM32F730x8 alternate function mapping | 73 | | Table 13. | Voltage characteristics | | | Table 14. | Current characteristics | | | Table 15. | Thermal characteristics | 90 | | Table 16. | General operating conditions | 90 | | Table 17. | Limitations depending on the operating power supply range | | | Table 18. | VCAP1/VCAP2 operating conditions | | | Table 19. | VCAP1 operating conditions in the LQFP64 package | | | Table 20. | Operating conditions at power-up / power-down (regulator ON) | | | Table 21. | Operating conditions at power-up / power-down (regulator OFF) | | | Table 22. | reset and power control block characteristics | | | Table 23. | Over-drive switching characteristics | | | Table 24. | Typical and maximum current consumption in Run mode, code with data processing | | | | running from ITCM RAM, regulator ON | 96 | | Table 25. | Typical and maximum current consumption in Run mode, code with data processing | | | | running from Flash memory (ART ON except prefetch / L1-cache ON) | | | | or SRAM on AXI (L1-cache ON), regulator ON | 97 | | Table 26. | Typical and maximum current consumption in Run mode, code with data processing | | | | running from Flash memory or SRAM on AXI (L1-cache disabled), regulator ON | 98 | | Table 27. | Typical and maximum current consumption in Run mode, code with data processing | | | | running from Flash memory on ITCM interface (ART disabled), regulator ON | 99 | | Table 28. | Typical and maximum current consumption in Run mode, code with data processing | | | | running from Flash memory (ART ON except prefetch / L1-cache ON) | | | | or SRAM on AXI (L1-cache ON), regulator OFF | . 100 | | Table 29. | Typical and maximum current consumption in Sleep mode, regulator ON | . 101 | | Table 30. | Typical and maximum current consumption in Sleep mode, regulator OFF | | | Table 31. | Typical and maximum current consumptions in Stop mode | | | Table 32. | Typical and maximum current consumptions in Standby mode | | | Table 33. | Typical and maximum current consumptions in V <sub>BAT</sub> mode | | | Table 34. | Switching output I/O current consumption | | | Table 35. | Peripheral current consumption | | | Table 36. | USB OTG HS and USB OTG PHY HS current consumption | | | Table 37. | Low-power mode wakeup timings | | | Table 38. | High-speed external user clock characteristics | | | Table 39. | Low-speed external user clock characteristics | | | Table 40. | HSE 4-26 MHz oscillator characteristics | | | Table 41. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | | · LOL / | | List of tables STM32F730x8 | Table 42. | HSI oscillator characteristics | 119 | |-----------|-----------------------------------------------------------------------------|-----| | Table 43. | LSI oscillator characteristics | 120 | | Table 44. | Main PLL characteristics | | | Table 45. | PLLI2S characteristics | | | Table 46. | PLLISAI characteristics | | | Table 47. | SSCG parameters constraint | | | Table 48. | USB OTG HS PLL1 characteristics | 125 | | Table 49. | USB OTG HS PLL2 characteristics | 125 | | Table 50. | USB OTG HS PHY regulator characteristics | 125 | | Table 51. | USB HS PHY external resistor characteristics | 126 | | Table 52. | Flash memory characteristics | 126 | | Table 53. | Flash memory programming | 126 | | Table 54. | Flash memory programming with VPP | 127 | | Table 55. | Flash memory endurance and data retention | 127 | | Table 56. | EMS characteristics | 128 | | Table 57. | EMI characteristics | 129 | | Table 58. | ESD absolute maximum ratings | 130 | | Table 59. | Electrical sensitivities | 130 | | Table 60. | I/O current injection susceptibility | 131 | | Table 61. | I/O static characteristics | 131 | | Table 62. | Output voltage characteristics | 134 | | Table 63. | I/O AC characteristics | 135 | | Table 64. | NRST pin characteristics | 137 | | Table 65. | TIMx characteristics | 138 | | Table 66. | RTC characteristics | 138 | | Table 67. | ADC characteristics | 138 | | Table 68. | ADC static accuracy at f <sub>ADC</sub> = 18 MHz | | | Table 69. | ADC static accuracy at f <sub>ADC</sub> = 30 MHz | 140 | | Table 70. | ADC static accuracy at f <sub>ADC</sub> = 36 MHz | 141 | | Table 71. | ADC dynamic accuracy at f <sub>ADC</sub> = 18 MHz - limited test conditions | | | Table 72. | ADC dynamic accuracy at f <sub>ADC</sub> = 36 MHz - limited test conditions | | | Table 73. | Temperature sensor characteristics | | | Table 74. | Temperature sensor calibration values | 144 | | Table 75. | V <sub>BAT</sub> monitoring characteristics | | | Table 76. | internal reference voltage | | | Table 77. | Internal reference voltage calibration values | 145 | | Table 78. | DAC characteristics | | | Table 79. | Minimum I2CCLK frequency in all I2C modes | 148 | | Table 80. | I2C analog filter characteristics | 148 | | Table 81. | SPI dynamic characteristics | 149 | | Table 82. | I <sup>2</sup> S dynamic characteristics | 152 | | Table 83. | SAI characteristics | 154 | | Table 84. | USB OTG full speed startup time | 156 | | Table 85. | USB OTG full speed DC electrical characteristics | 156 | | Table 86. | USB OTG full speed electrical characteristics | | | Table 87. | USB HS DC electrical characteristics | | | Table 88. | USB HS clock timing parameters | 158 | | Table 89. | Dynamic characteristics: USB ULPI | | | Table 90. | USB OTG high speed DC electrical characteristics | | | Table 91. | USB OTG high speed electrical characteristics | | | Table 92. | USB FS PHY BCD electrical characteristics | 160 | | Table 93. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings | 162 | STM32F730x8 List of tables | Table 94. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read - NWAIT timings | 162 | |------------|---------------------------------------------------------------------------|-----| | Table 95. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings | 163 | | Table 96. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write - NWAIT timings | 164 | | Table 97. | Asynchronous multiplexed PSRAM/NOR read timings | 165 | | Table 98. | Asynchronous multiplexed PSRAM/NOR read-NWAIT timings | 165 | | Table 99. | Asynchronous multiplexed PSRAM/NOR write timings | 166 | | Table 100. | Asynchronous multiplexed PSRAM/NOR write-NWAIT timings | 167 | | Table 101. | Synchronous multiplexed NOR/PSRAM read timings | 169 | | Table 102. | Synchronous multiplexed PSRAM write timings | | | Table 103. | Synchronous non-multiplexed NOR/PSRAM read timings | 172 | | Table 104. | Synchronous non-multiplexed PSRAM write timings | | | Table 105. | Switching characteristics for NAND Flash read cycles | 176 | | Table 106. | Switching characteristics for NAND Flash write cycles | 176 | | Table 107. | SDRAM read timings | 178 | | Table 108. | LPSDR SDRAM read timings | 178 | | Table 109. | SDRAM write timings | 179 | | Table 110. | LPSDR SDRAM write timings | 180 | | Table 111. | Quad-SPI characteristics in SDR mode | 180 | | Table 112. | Quad-SPI characteristics in DDR mode | | | Table 113. | Dynamic characteristics: SD / MMC characteristics, VDD=2.7V to 3.6V | 183 | | Table 114. | Dynamic characteristics: eMMC characteristics, VDD=1.71V to 1.9V | 184 | | Table 115. | LQFP64 – 10 x 10 mm, low-profile quad flat package mechanical data | 185 | | Table 116. | LQPF100, 14 x 14 mm 100-pin low-profile quad flat package mechanical data | 188 | | Table 117. | LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package | | | | mechanical data | 191 | | Table 118. | UFBGA176+25, 10 × 10 × 0.65 mm ultra thin fine-pitch ball grid array | | | | package mechanical data | 194 | | Table 119. | UFBGA176+25 recommended PCB design rules (0.65 mm pitch BGA) | 195 | | Table 120. | Package thermal characteristics | 197 | | Table 121. | Ordering information scheme | 198 | | Table 122. | Limitations depending on the operating power supply range | 199 | | Table 123. | Document revision history | 200 | DS12536 Rev 1 9/201 List of figures STM32F730x8 # **List of figures** | Figure 1. | Compatible board design for LQFP100 package | 17 | |------------|----------------------------------------------------------------------------------------------|-----| | Figure 2. | Compatible board design for LQFP64 package | | | Figure 3. | Compatible board design for LQFP144 package | 19 | | Figure 4. | STM32F730x8 block diagram | 20 | | Figure 5. | STM32F730x8 AXI-AHB bus matrix architecture <sup>(1)</sup> | 23 | | Figure 6. | VDDUSB connected to VDD power supply | 28 | | Figure 7. | VDDUSB connected to external power supply | 28 | | Figure 8. | Power supply supervisor interconnection with internal reset OFF | 30 | | Figure 9. | PDR_ON control with internal reset OFF | 30 | | Figure 10. | Regulator OFF | 33 | | Figure 11. | Startup in regulator OFF: slow V <sub>DD</sub> slope | | | _ | - power-down reset risen after V <sub>CAP 1</sub> /V <sub>CAP 2</sub> stabilization | 34 | | Figure 12. | Startup in regulator OFF mode: fast V <sub>DD</sub> slope | | | _ | - power-down reset risen before V <sub>CAP_1</sub> /V <sub>CAP_2</sub> stabilization | 34 | | Figure 13. | STM32F730R8 LQFP64 pinout | | | Figure 14. | STM32F730V8 LQFP100 pinout | 51 | | Figure 15. | STM32F730Z8 LQFP144 pinout | 52 | | Figure 16. | STM32F730I8 UFBGA176 ballout (with OTG PHY HS) | 53 | | Figure 17. | Pin loading conditions | 85 | | Figure 18. | Pin input voltage | 85 | | Figure 19. | STM32F730x8 power supply scheme | 86 | | Figure 20. | STM32F730x8 power supply scheme | 87 | | Figure 21. | Current consumption measurement scheme | 88 | | Figure 22. | External capacitor C <sub>EXT</sub> | 92 | | Figure 23. | Typical V <sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and LSE in low drive mode) | 105 | | Figure 24. | Typical V <sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and | | | J | LSE in medium low drive mode) | 105 | | Figure 25. | Typical V <sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and | | | Ü | LSE in medium high drive mode) | 106 | | Figure 26. | Typical V <sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and | | | · · | LSE in high drive mode) | 106 | | Figure 27. | Typical V <sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and | | | | LSE in high medium drive mode) | 107 | | Figure 28. | High-speed external clock source AC timing diagram | 115 | | Figure 29. | Low-speed external clock source AC timing diagram | | | Figure 30. | Typical application with an 8 MHz crystal | 117 | | Figure 31. | Typical application with a 32.768 kHz crystal | 118 | | Figure 32. | ACCHSI versus temperature | 119 | | Figure 33. | LSI deviation versus temperature | 120 | | Figure 34. | PLL output clock waveforms in center spread mode | 124 | | Figure 35. | PLL output clock waveforms in down spread mode | 124 | | Figure 36. | FT I/O input characteristics | 133 | | Figure 37. | I/O AC characteristics definition | | | Figure 38. | Recommended NRST pin protection | 137 | | Figure 39. | ADC accuracy characteristics | | | Figure 40. | Typical connection diagram using the ADC | 142 | | Figure 41. | Power supply and reference decoupling $(V_{REF})$ not connected to $V_{DDA}$ | 143 | STM32F730x8 List of figures | Figure 42. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> ) | | |--------------|------------------------------------------------------------------------------------------|-----| | Figure 43. | 12-bit buffered /non-buffered DAC | | | Figure 44. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 45. | SPI timing diagram - slave mode and CPHA = 1 | | | Figure 46. | SPI timing diagram - master mode | 151 | | Figure 47. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> | 153 | | Figure 48. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | | | Figure 49. | SAI master timing waveforms | | | Figure 50. | SAI slave timing waveforms | | | Figure 51. | USB OTG full speed timings: definition of data signal rise and fall time | | | Figure 52. | ULPI timing diagram | | | Figure 53. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms | 161 | | Figure 54. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms | 163 | | Figure 55. | Asynchronous multiplexed PSRAM/NOR read waveforms | 164 | | Figure 56. | Asynchronous multiplexed PSRAM/NOR write waveforms | 166 | | Figure 57. | Synchronous multiplexed NOR/PSRAM read timings | 168 | | Figure 58. | Synchronous multiplexed PSRAM write timings | 170 | | Figure 59. | Synchronous non-multiplexed NOR/PSRAM read timings | 172 | | Figure 60. | Synchronous non-multiplexed PSRAM write timings | | | Figure 61. | NAND controller waveforms for read access | | | Figure 62. | NAND controller waveforms for write access | 175 | | Figure 63. | NAND controller waveforms for common memory read access | 175 | | Figure 64. | NAND controller waveforms for common memory write access | 176 | | Figure 65. | SDRAM read access waveforms (CL = 1) | | | Figure 66. | SDRAM write access waveforms | | | Figure 67. | Quad-SPI timing diagram - SDR mode | 182 | | Figure 68. | Quad-SPI timing diagram - DDR mode | | | Figure 69. | SDIO high-speed mode | | | Figure 70. | SD default mode | | | Figure 71. | LQFP64 – 10 x 10 mm, low-profile quad flat package outline | | | Figure 72. | LQFP64 – 10 x 10 mm, low-profile quad flat package recommended footprint | | | Figure 73. | LQFP64 – 10 x 10 mm, low-profile quad flat package top view example | | | Figure 74. | LQFP100, 14 x 14 mm 100-pin low-profile quad flat package outline | | | Figure 75. | LQFP100, 14 x 14 mm, 100-pin low-profile quad flat package | | | | recommended footprint | 189 | | Figure 76. | LQFP100, 14 x 14 mm, 100-pin low-profile quad flat package | | | ga. o . o. | top view example | 190 | | Figure 77. | LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package outline | 191 | | Figure 78. | LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package | | | ga. o . o. | recommended footprint | 192 | | Figure 79. | LQFP144, 20 x 20mm, 144-pin low-profile quad flat package | | | i igaio i o. | top view example | 193 | | Figure 80. | UFBGA176+25, 10 × 10 × 0.65 mm ultra thin fine-pitch ball grid array | | | i igaio co. | package outline | 194 | | Figure 81. | UFBGA176+25, 10 x 10 mm x 0.65 mm, ultra fine-pitch ball grid array | | | 94.001. | package recommended footprint | 105 | | Figure 82. | UFBGA176+25, 10 × 10 × 0.6 mm ultra thin fine-pitch ball grid array | 100 | | gui 0 02. | package top view example | 106 | | | - package top ficit champion | | DS12536 Rev 1 11/201 Introduction STM32F730x8 ## 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F730x8 microcontrollers. This document should be ready in conjunction with the *STM32F72xxx and STM32F73xxx advanced Arm*<sup>®</sup>-based 32-bit MCUs reference manual (RM0431). The reference manual is available from the STMicroelectronics website *www.st.com*. For information on the $Arm^{\&(a)}$ Cortex $^\&$ -M7 core, refer to the Cortex $^\&$ -M7 technical reference manual available from the http://www.arm.com website. a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere. STM32F730x8 Description # 2 Description The STM32F730x8 devices are based on the high-performance Arm<sup>®</sup> Cortex<sup>®</sup>-M7 32-bit RISC core operating at up to 216 MHz frequency. The Cortex<sup>®</sup>-M7 core features a single floating point unit (SFPU) precision which supports Arm<sup>®</sup> single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances the application security. The STM32F730x8 devices incorporate high-speed embedded memories with a Flash memory of 64 Kbytes, 256 Kbytes of SRAM (including 64 Kbytes of data TCM RAM for critical real-time data), 16 Kbytes of instruction TCM RAM (for critical real-time routines), 4 Kbytes of backup SRAM available in the lowest power modes, and an extensive range of enhanced I/Os and peripherals connected to two APB buses, two AHB buses, a 32-bit multi-AHB bus matrix and a multi layer AXI interconnect supporting internal and external memories access. All the devices offer three 12-bit ADCs, two DACs, a low-power RTC, thirteen general-purpose 16-bit timers including two PWM timers for motor control, two general-purpose 32-bit timers, a true random number generator (RNG). They also feature standard and advanced communication interfaces. - Up to three I<sup>2</sup>Cs - Five SPIs, three I<sup>2</sup>Ss in half duplex mode. To achieve the audio class accuracy, the I<sup>2</sup>S peripherals can be clocked via a dedicated internal audio PLL or via an external clock to allow synchronization. - Four USARTs plus four UARTs - An USB OTG full-speed and a USB OTG high-speed with full-speed capability (with the ULPI only for the LQFP64 and LQFP100 packages and with the integrated HS PHY for the LQFP144 and UFBGA176 packages) - One CAN - Two SAI serial audio interfaces - Two SDMMC host interfaces Advanced peripherals include two SDMMC interfaces, a flexible memory control (FMC) interface, a Quad-SPI Flash memory interface. The STM32F730x8 devices operate in the –40 to +105 °C temperature range from a 1.7 to 3.6 V power supply. Dedicated supply inputs for the USB (OTG\_FS and OTG\_HS) and the SDMMC2 (clock, command and 4-bit data) are available on all the packages except LQFP100 and LQFP64 for a greater power supply choice. The supply voltage can drop to 1.7 V with the use of an external power supply supervisor. A comprehensive set of power-saving mode allows the design of low-power applications. The STM32F730x8 devices offer devices in 4 packages ranging from 64 pins to 176 pins. The set of included peripherals changes with the device chosen. DS12536 Rev 1 13/201 Description STM32F730x8 These features make the STM32F730x8 microcontrollers suitable for a wide range of applications: - Motor drive and application control, - Medical equipment, - Industrial applications: PLC, inverters, circuit breakers, - · Printers, and scanners, - · Alarm systems, video intercom, and HVAC, - Home audio appliances, - Mobile applications, Internet of Things, - Wearable devices: smartwatches. The following table lists the peripherals available on each part number. STM32F730x8 Description Table 2. STM32F730x8 features and peripheral counts | Pe | ripherals | STM32F730R8 | STM32F730V8 | STM32F730Z8 | STM32F730I8 | | |----------------------------------|-------------------------------------|-----------------------------------------------------|------------------------------|--------------------|-----------------------|--| | Flash memory in | Kbytes | | ( | 64 | l | | | System | | 256(176+16+64) | | | | | | SRAM in Kbytes | Instruction | 16 | | | | | | | Backup | | | 4 | | | | FMC memory cor | ntroller | No | | Yes <sup>(1)</sup> | | | | Quad-SPI | | | Y | ⁄es | | | | | General-purpose | 10 <sup>(2)</sup> | | | | | | | Advanced-control | | | 2 | | | | Timers | Basic | | | 2 | | | | | Low-power | No | | 1 | | | | Random number | generator | | Y | ⁄es | | | | | SPI / I <sup>2</sup> S | 3/3 (simplex) <sup>(3)</sup> | 4/3 (simplex) <sup>(3)</sup> | 5/3 (sim | nplex) <sup>(3)</sup> | | | | I <sup>2</sup> C | | | 3 | | | | | USART/UART | 4/2 4/4 | | | | | | | USB OTG FS | Yes | | | | | | 0 | USB OTG HS | Yes | | | | | | Communication interfaces | USB OTG PHY HS controller (USBPHYC) | No Yes | | | es | | | | CAN | 1 | | | | | | | SAI | | | 2 | | | | | SDMMC1 | | Y | ′es | | | | | SDMMC2 | No | Yes <sup>(4)(5)</sup> | | | | | AES | | | Y | ⁄es | | | | GPIOs | | 50 | 82 | 112 | 138 | | | 12-bit ADC | | | | 3 | | | | Number of chann | els | 16 24 | | | 4 | | | 12-bit DAC<br>Number of channels | | Yes<br>2 | | | | | | Maximum CPU frequency | | 216 MHz <sup>(6)</sup> | | | | | | Operating voltage | ) | 1.7 to 3.6 V <sup>(7)</sup> | | | | | | Operating towns | raturas | Ambient temperatures: -40 to +85 °C /-40 to +105 °C | | | | | | Operating temper | atures | Junction temperature: -40 to + 125 °C | | | | | | Package | | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | | For the LQFP100 package, only FMC Bank1 is available. Bank1 can only support a multiplexed NOR/PSRAM memory using the NE1 Chip Select. Description STM32F730x8 On the STM32F730x8 device packages, except the 176-pin ones, the TIM12 is not available, so there are 9 generalpurpose timers. - The SPI1, SPI2 and SPI3 interfaces give the flexibility to work in an exclusive way in either the SPI mode or the I2S audio mode. - 4. The SDMMC2 supports a dedicated power rail for clock, command and data 0..4 lines, feature available starting from 144 pin package. - 5. The SDMMC2 is not available on the STM32F730Vx devices. - 216 MHz maximum frequency for 40°C to + 85°C ambient temperature range (200 MHz maximum frequency for 40°C to + 105°C ambient temperature range). - 7. V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V is obtained when the internal reset is OFF (refer to Section 3.15.2: Internal reset OFF). STM32F730x8 Description ## 2.1 Full compatibility throughout the family The STM32F730x8 devices with LQFP64 and LQFP100 packages are fully pin-to-pin, compatible with the STM32F7x5xx, STM32F7x6xx, STM32F7x7xx devices. The STM32F730x8 devices with LQFP64 and LQFP100 packages are fully pin-to-pin, compatible with the STM32F4xxxx devices, allowing the user to try different peripherals, and reaching higher performances (higher frequency) for a greater degree of freedom during the development cycle. *Figure 1* and *Figure 2* give compatible board designs between the STM32F730x8, with LQFP64 and LQFP100 packages, and STM32F4xx families. Figure 1. Compatible board design for LQFP100 package Description STM32F730x8 Figure 2. Compatible board design for LQFP64 package STM32F730x8 Description # 2.2 STM32F730x8 LQFP144 packages: Figure 3. Compatible board design for LQFP144 package Figure 4 shows the general block diagram of the device family. Description STM32F730x8 Figure 4. STM32F730x8 block diagram 20/201 DS12536 Rev 1 The timers connected to APB2 are clocked from TIMxCLK up to 216 MHz, while the timers connected to APB1 are clocked from TIMxCLK either up to 108 MHz or 216 MHz depending on TIMPRE bit configuration in the RCC\_DCKCFGR register. ### 3 Functional overview ## 3.1 Arm® Cortex®-M7 with FPU The Arm<sup>®</sup> Cortex<sup>®</sup>-M7 with FPU processor is the latest generation of Arm processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and low interrupt latency. The Cortex®-M7 processor is a highly efficient high-performance featuring: - Six-stage dual-issue pipeline - Dynamic branch prediction - Harvard caches (8 Kbytes of I-cache and 8 Kbytes of D-cache) - 64-bit AXI4 interface - 64-bit ITCM interface - 2x32-bit DTCM interfaces The processor supports the following memory interfaces: - Tightly Coupled Memory (TCM) interface. - Harvard instruction and data caches and AXI master (AXIM) interface. - Dedicated low-latency AHB-Lite peripheral (AHBP) interface. The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution. It supports single precision FPU (floating point unit), speeds up software development by using metalanguage development tools, while avoiding saturation. Figure 4 shows the general block diagram of the STM32F730x8 family. Note: Cortex<sup>®</sup>-M7 with FPU core is binary compatible with the Cortex<sup>®</sup>-M4 core. # 3.2 Memory protection unit The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. DS12536 Rev 1 21/201 ### 3.3 Embedded Flash memory The STM32F730x8 devices embed a Flash memory of 64 Kbytes available for storing programs and data. The flexible protections can be configured thanks to option bytes: - Readout protection (RDP) to protect the whole memory. Three levels are available: - Level 0: no readout protection - Level 1: No access (read, erase, program) to the Flash memory or backup SRAM can be performed while the debug feature is connected or while booting from RAM or system memory bootloader - Level 2: debug/chip read protection disabled. - Write protection (WRP): the protected area is protected against erasing and programming. - Proprietary code readout protection (PCROP): Flash memory user sectors (0 to 1) can be protected against D-bus read accesses by using the proprietary readout protection (PCROP). The protected area is execute-only. ### 3.4 CRC (cyclic redundancy check) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. ### 3.5 Embedded SRAM All the devices feature: - System SRAM up to 256 Kbytes: - SRAM1 on AHB bus Matrix: 176 Kbytes - SRAM2 on AHB bus Matrix: 16 Kbytes - DTCM-RAM on TCM interface (Tighly Coupled Memory interface): 64 Kbytes for critical real-time data. - Instruction RAM (ITCM-RAM) 16 Kbytes: - It is mapped on TCM interface and reserved only for CPU Execution/Instruction useful for critical real-time routines. The Data TCM RAM is accessible by the GP-DMAs and peripheral DMAs through the specific AHB slave of the CPU. The instruction TCM RAM is reserved only for CPU. It is accessed at CPU clock speed with 0 wait states. 4 Kbytes of backup SRAM This area is accessible only from the CPU. Its content is protected against possible unwanted write accesses, and is retained in Standby or VBAT mode. ### 3.6 AXI-AHB bus matrix The STM32F730x8 system architecture is based on 2 sub-systems: - An AXI to multi AHB bridge converting AXI4 protocol to AHB-Lite protocol: - 3x AXI to 32-bit AHB bridges connected to AHB bus matrix - 1x AXI to 64-bit AHB bridge connected to the embedded Flash memory - A multi-AHB Bus-Matrix - The 32-bit multi-AHB bus matrix interconnects all the masters (CPU, DMAs, USB HS) and the slaves (Flash memory, RAM, FMC, Quad-SPI, AHB and APB peripherals) and ensures a seamless and efficient operation even when several high-speed peripherals work simultaneously. Figure 5. STM32F730x8 AXI-AHB bus matrix architecture<sup>(1)</sup> 1. The above figure has large wires for 64-bits bus and thin wires for 32-bits bus. DS12536 Rev 1 23/201 ## 3.7 DMA controller (DMA) The devices feature two general-purpose dual-port DMAs (DMA1 and DMA2) with 8 streams each. They are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. They feature dedicated FIFOs for APB/AHB peripherals, support burst transfer and are designed to provide the maximum peripheral bandwidth (AHB/APB). The two DMA controllers support a circular buffer management, so that no specific code is needed when the controller reaches the end of the buffer. The two DMA controllers also have a double buffering feature, which automates the use and switching of two memory buffers without requiring any special code. Each stream is connected to dedicated hardware DMA requests, with support for software trigger on each stream. The configuration is made by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: - SPI and I<sup>2</sup>S - I<sup>2</sup>C - USART - General-purpose, basic and advanced-control timers TIMx - DAC - SDMMC - ADC - SAI - Quad-SPI ### 3.8 Flexible memory controller (FMC) The Flexible memory controller (FMC) includes three memory controllers: - The NOR/PSRAM memory controller - The NAND/memory controller - The Synchronous DRAM (SDRAM/Mobile LPSDR SDRAM) controller The main features of the FMC controller are the following: - Interface with static-memory mapped devices including: - Static random access memory (SRAM) - NOR Flash memory/OneNAND Flash memory - PSRAM (4 memory banks) - NAND Flash memory with ECC hardware to check up to 8 Kbytes of data - Interface with synchronous DRAM (SDRAM/Mobile LPSDR SDRAM) memories - 8-, 16-, 32-bit data bus width - Independent Chip Select control for each memory bank - Independent configuration for each memory bank - Write FIFO - Read FIFO for SDRAM controller - The maximum FMC\_CLK/FMC\_SDCLK frequency for synchronous accesses is HCLK/2 ### LCD parallel interface The FMC can be configured to interface seamlessly with most graphic LCD controllers. It supports the Intel 8080 and Motorola 6800 modes, and is flexible enough to adapt to specific LCD interfaces. This LCD parallel interface capability makes it easy to build cost-effective graphic applications using LCD modules with embedded controllers or high performance solutions using external controllers with dedicated acceleration. # 3.9 Quad-SPI memory interface (QUADSPI) All the devices embed a Quad-SPI memory interface, which is a specialized communication interface targetting Single, Dual or Quad-SPI Flash memories. It can work in: - Direct mode through registers - External Flash status register polling mode - Memory mapped mode. Up to 256 Mbytes of external Flash are memory mapped, supporting 8, 16 and 32-bit access. The code execution is supported. The opcode and the frame format are fully programmable. The communication can be either in Single Data Rate or Dual Data Rate. 57 DS12536 Rev 1 25/201 #### 3.10 **Nested vectored interrupt controller (NVIC)** The devices embed a nested vectored interrupt controller able to manage 16 priority levels. and handle up to 110 maskable interrupt channels plus the 16 interrupt lines of the Cortex®-M7 with FPU core. - Closely coupled NVIC gives low-latency interrupt processing - Interrupt entry vector table address passed directly to the core - Allows early processing of interrupts - Processing of late arriving, higher-priority interrupts - Support tail chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with a minimum interrupt latency. #### 3.11 External interrupt/event controller (EXTI) The external interrupt/event controller consists of 24 edge-detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 138 GPIOs can be connected to the 16 external interrupt lines. #### 3.12 Clocks and startup On reset the 16 MHz internal HSI RC oscillator is selected as the default CPU clock. The 16 MHz internal RC oscillator is factory-trimmed to offer 1% accuracy. The application can then select as system clock either the RC oscillator or an external 4-26 MHz clock source. This clock can be monitored for failure. If a failure is detected, the system automatically switches back to the internal RC oscillator and a software interrupt is generated (if enabled). This clock source is input to a PLL thus allowing to increase the frequency up to 216 MHz. Similarly, a full interrupt management of the PLL clock entry is available when necessary (for example if an indirectly used external oscillator fails). Several prescalers allow the configuration of the two AHB buses, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the two AHB buses is 216 MHz while the maximum frequency of the high-speed APB domains is 108 MHz. The maximum allowed frequency of the low-speed APB domain is 54 MHz. The devices embed two dedicated PLLs (PLLI2S and PLLSAI) which allow to achieve audio class performance. In this case, the I<sup>2</sup>S and SAI master clock can generate all standard sampling frequencies from 8 kHz to 192 kHz. The STM32F730x8 devices embed two PLLs inside the PHY HS controller: PLL1 and PLL2. The PLL1 allows to output 60 MHz used as an input for PLL2 which itself allows to generate the 480 Mbps in the USB OTG High Speed mode. The PLL1 has as input HSE clock. ### 3.13 Boot modes At startup, the boot memory space is selected by the BOOT pin and BOOT\_ADDx option bytes, allowing to program any boot memory address from 0x0000 0000 to 0x3FFF FFFF which includes: - All Flash address space mapped on ITCM or AXIM interface - All RAM address space: ITCM, DTCM RAMs and SRAMs mapped on AXIM interface - The System memory bootloader The boot loader is located in system memory. It is used to reprogram the Flash memory through a serial interface. ### 3.14 Power supply schemes - $V_{DD}$ = 1.7 to 3.6 V: external power supply for I/Os and the internal regulator (when enabled), provided externally through $V_{DD}$ pins. - V<sub>SSA</sub>, V<sub>DDA</sub> = 1.7 to 3.6 V: external analog power supplies for ADC, DAC, Reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively. - V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. Note: The $V_{DD}/V_{DDA}$ minimum value of 1.7 V is obtained when the internal reset is OFF (refer to Section 3.15.2: Internal reset OFF). Refer to Table 3: Voltage regulator configuration mode versus device operating mode to identify the packages supporting this option. - The V<sub>DDSDMMC</sub> can be connected either to V<sub>DD</sub> or an external independent power supply (1.8 to 3.6V) for the SDMMC2 pins (clock, command, and 4-bit data). For example, when the device is powered at 1.8V, an independent power supply 2.7V can be connected to V<sub>DDSDMMC</sub>. When the V<sub>DDSDMMC</sub> is connected to a separated power supply, it is independent from V<sub>DD</sub> or V<sub>DDA</sub> but it must be the last supply to be provided and the first to disappear. The following conditions V<sub>DDSDMMC</sub> must be respected: - During the power-on phase ( $V_{DD} < V_{DD\_MIN}$ ), $V_{DDSDMMC}$ should be always lower than $V_{DD}$ - During the power-down phase ( $V_{DD} < V_{DD\_MIN}$ ), $V_{DDSDMMC}$ should be always lower than $V_{DD}$ - The V<sub>DDSDMMC</sub> rising and falling time rate specifications must be respected - In the operating mode phase, V<sub>DDSDMMC</sub> could be lower or higher than V<sub>DD</sub>: All associated GPIOs powered by V<sub>DDSDMMC</sub> are operating between V<sub>DDSDMMC MIN</sub> and V<sub>DDSDMMC MAX</sub>. - The V<sub>DDUSB</sub> can be connected either to V<sub>DD</sub> or an external independent power supply (3.0 to 3.6V) for USB transceivers (refer to *Figure 6* and *Figure 7*). For example, when the device is powered at 1.8V, an independent power supply 3.3V can be connected to the V<sub>DDUSB</sub>. When the V<sub>DDUSB</sub> is connected to a separated power supply, it is independent from V<sub>DD</sub> or V<sub>DDA</sub> but it must be the last supply to be provided and the first to disappear. The following conditions V<sub>DDUSB</sub> must be respected: - During the power-on phase (V<sub>DD</sub> < V<sub>DD\_MIN</sub>), V<sub>DDUSB</sub> should be always lower than V<sub>DD</sub> - During the power-down phase (V<sub>DD</sub> < V<sub>DD\_MIN</sub>), V<sub>DDUSB</sub> should be always lower than V<sub>DD</sub> DS12536 Rev 1 27/201 - The V<sub>DDUSB</sub> rising and falling time rate specifications must be respected - In the operating mode phase, $V_{DDUSB}$ could be lower or higher than $V_{DD:}$ - If the USB (USB OTG\_HS/OTG\_FS) is used, the associated GPIOs powered by $\rm V_{DDUSB}$ are operating between $\rm V_{DDUSB\_MIN}$ and $\rm V_{DDUSB\_MAX}.$ - The $V_{DDUSB}$ supplies both USB transceiver (USB OTG\_HS and USB OTG\_FS). If only one USB transceiver is used in the application, the GPIOs associated to the other USB transceiver are still supplied by $V_{DDUSB}$ . - If the USB (USB OTG\_HS/OTG\_FS) is not used, the associated GPIOs powered by $V_{DDUSB}$ are operating between $V_{DD\ MIN}$ and $V_{DD\ MAX}.$ 577 On the STM32F7x3xx devices, the USB OTG HS sub-system uses an additional power supply pin: • The VDD12OTGHS pin is the output of PHY HS regulator (1.2V). An external capacitor of 2.2 μF must be connected on the VDD12OTGHS pin. ## 3.15 Power supply supervisor ### 3.15.1 Internal reset ON On packages embedding the PDR\_ON pin, the power supply supervisor is enabled by holding PDR\_ON high. On the other packages, the power supply supervisor is always enabled. The device has an integrated power-on reset (POR)/ power-down reset (PDR) circuitry coupled with a Brownout reset (BOR) circuitry. At power-on, POR/PDR is always active and ensures proper operation starting from 1.8 V. After the 1.8 V POR threshold level is reached, the option byte loading process starts, either to confirm or modify default BOR thresholds, or to disable BOR permanently. Three BOR thresholds are available through option bytes. The device remains in reset mode when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ or $V_{BOR}$ , without the need for an external reset circuit. The device also features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}/V_{DDA}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}/V_{DDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}/V_{DDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. #### 3.15.2 Internal reset OFF This feature is available only on packages featuring the PDR\_ON pin. The internal power-on reset (POR) / power-down reset (PDR) circuitry is disabled through the PDR\_ON pin. An external power supply supervisor should monitor $V_{DD}$ and NRST and should maintain the device in reset mode as long as $V_{DD}$ is below a specified threshold. PDR\_ON should be connected to $V_{SS}$ . Refer to Figure 8: Power supply supervisor interconnection with internal reset OFF. DS12536 Rev 1 29/201 External V<sub>DD</sub> power supply supervisor Ext. reset controller active when V<sub>DD</sub> < 1.7 V Application reset signal PDR\_ON PDR\_ON MS31383V4 Figure 8. Power supply supervisor interconnection with internal reset OFF The $V_{DD}$ specified threshold, below which the device must be maintained under reset, is 1.7 V (see *Figure 9*). A comprehensive set of power-saving mode allows to design low-power applications. When the internal reset is OFF, the following integrated features are no more supported: - The integrated power-on reset (POR) / power-down reset (PDR) circuitry is disabled - The brownout reset (BOR) circuitry must be disabled - The embedded programmable voltage detector (PVD) is disabled - V<sub>BAT</sub> functionality is no more available and V<sub>BAT</sub> pin should be connected to V<sub>DD</sub>. All packages, except for the LQFP100, allow to disable the internal reset through the PDR\_ON signal when connected to $V_{\rm SS}$ . Figure 9. PDR\_ON control with internal reset OFF ### 3.16 Voltage regulator The regulator has four operating modes: - Regulator ON - Main regulator mode (MR) - Low power regulator (LPR) - Power-down - Regulator OFF ### 3.16.1 Regulator ON On packages embedding the BYPASS\_REG pin, the regulator is enabled by holding BYPASS\_REG low. On all other packages, the regulator is always enabled. There are three power modes configured by software when the regulator is ON: - MR mode used in Run/sleep modes or in Stop modes - In Run/Sleep modes The MR mode is used either in the normal mode (default mode) or the over-drive mode (enabled by software). A different voltage scaling is provided to reach the best compromise between maximum frequency and dynamic power consumption. The over-drive mode allows operating at a higher frequency than the normal mode for a given voltage scaling. In Stop modes The MR can be configured in two ways during stop mode: MR operates in normal mode (default mode of MR in stop mode) MR operates in under-drive mode (reduced leakage mode). • LPR is used in the Stop modes: The LP regulator mode is configured by software when entering Stop mode. Like the MR mode, the LPR can be configured in two ways during stop mode: - LPR operates in normal mode (default mode when LPR is ON) - LPR operates in under-drive mode (reduced leakage mode). - Power-down is used in Standby mode. The Power-down mode is activated only when entering in Standby mode. The regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption. The contents of the registers and SRAM are lost. Refer to Table 3 for a summary of voltage regulator modes versus device operating modes. The $V_{CAP\_1}$ and $V_{CAP\_2}$ pins must be connected to 2\*2.2 $\mu$ F, ESR < 2 $\Omega$ (or 1\*4.7 $\mu$ F, ESR between $0.1~\Omega$ and $0.2~\Omega$ if only the $V_{CAP\_1}$ pin is provided (on LQFP64 package)). All the packages have the regulator ON feature. DS12536 Rev 1 31/201 | Voltage regulator configuration | Run mode | Sleep mode | Stop mode | Standby mode | |-----------------------------------|----------|------------|-----------|--------------| | Normal mode | MR | MR | MR or LPR | - | | Over-drive<br>mode <sup>(2)</sup> | MR | MR | - | - | | Under-drive mode | - | - | MR or LPR | - | | Power-down mode | - | - | - | Yes | Table 3. Voltage regulator configuration mode versus device operating mode<sup>(1)</sup> ### 3.16.2 Regulator OFF This feature is available only on packages featuring the BYPASS\_REG pin. The regulator is disabled by holding BYPASS\_REG high. The regulator OFF mode allows to supply externally a $V_{12}$ voltage source through $V_{CAP\ 1}$ and $V_{CAP\ 2}$ pins. Since the internal voltage scaling is not managed internally, the external voltage value must be aligned with the targeted maximum frequency. The two 2.2 $\mu$ F ceramic capacitors should be replaced by two 100 nF decoupling capacitors. When the regulator is OFF, there is no more internal monitoring on $V_{12}$ . An external power supply supervisor should be used to monitor the $V_{12}$ of the logic power domain. The PA0 pin should be used for this purpose, and act as power-on reset on $V_{12}$ power domain. In regulator OFF mode, the following features are no more supported: - PA0 cannot be used as a GPIO pin since it allows to reset a part of the V<sub>12</sub> logic power domain which is not reset by the NRST pin. - As long as PA0 is kept low, the debug mode cannot be used under power-on reset. As a consequence, PA0 and NRST pins must be managed separately if the debug connection under reset or pre-reset is required. - The over-drive and under-drive modes are not available. - The Standby mode is not available. <sup>1. &#</sup>x27;-' means that the corresponding configuration is not available. <sup>2.</sup> The over-drive mode is not available when $V_{DD}$ = 1.7 to 2.1 V. External V<sub>CAP\_1/2</sub> power supply supervisor Ext. reset controller active when V<sub>CAP\_1/2</sub> < Min V<sub>12</sub> V<sub>DD</sub> PAO NRST V<sub>CAP\_1</sub> V<sub>CAP\_1</sub> V<sub>CAP\_2</sub> ai18498V3 Figure 10. Regulator OFF The following conditions must be respected: - V<sub>DD</sub> should always be higher than V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> to avoid current injection between power domains. - If the time for V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> to reach V<sub>12</sub> minimum value is faster than the time for V<sub>DD</sub> to reach 1.7 V, then PA0 should be kept low to cover both conditions: until V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> reach V<sub>12</sub> minimum value and until V<sub>DD</sub> reaches 1.7 V (see *Figure 11*). - Otherwise, if the time for V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> to reach V<sub>12</sub> minimum value is slower than the time for V<sub>DD</sub> to reach 1.7 V, then PA0 could be asserted low externally (see Figure 12). - If V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> go below V<sub>12</sub> minimum value and V<sub>DD</sub> is higher than 1.7 V, then a reset must be asserted on PA0 pin. Note: The minimum value of $V_{12}$ depends on the maximum frequency targeted in the application. Note: On the LQFP64 pin package, the V<sub>CAP 2</sub> is not available. DS12536 Rev 1 33/201 Figure 11. Startup in regulator OFF: slow V<sub>DD</sub> slope - power-down reset risen after V<sub>CAP 1</sub>/V<sub>CAP 2</sub> stabilization 1. This figure is valid whatever the internal reset mode (ON or OFF). Figure 12. Startup in regulator OFF mode: fast $V_{DD}$ slope - power-down reset risen before $V_{CAP\ 1}/V_{CAP\ 2}$ stabilization 1. This figure is valid whatever the internal reset mode (ON or OFF). ### 3.16.3 Regulator ON/OFF and internal reset ON/OFF availability Table 4. Regulator ON/OFF and internal reset ON/OFF availability | Package | Regulator ON | Regulator OFF | Internal reset ON | Internal reset OFF | |--------------------|---------------------------------------|---------------------------------------|-------------------------------|-------------------------------| | LQFP64,<br>LQFP100 | Yes | No | Yes | No | | LQFP144 | 165 | INO. | Yes | Yes | | UFBGA176 | Yes BYPASS_REG set to V <sub>SS</sub> | Yes BYPASS_REG set to V <sub>DD</sub> | PDR_ON set to V <sub>DD</sub> | PDR_ON set to V <sub>SS</sub> | # 3.17 Real-time clock (RTC), backup SRAM and backup registers The RTC is an independent BCD timer/counter. It supports the following features: - Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Automatic correction for 28, 29 (leap year), 30, and 31 days of the month. - Two programmable alarms. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock. - Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. - Digital calibration circuit with 0.95 ppm resolution, to compensate for quartz crystal inaccuracy. - Three anti-tamper detection pins with programmable filter. - Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event, or by a switch to V<sub>BAT</sub> mode. - 17-bit auto-reload wakeup timer (WUT) for periodic events with programmable resolution and period. The RTC and the 32 backup registers are supplied through a switch that takes power either from the $V_{\text{DD}}$ supply when present or from the $V_{\text{BAT}}$ pin. The backup registers are 32-bit registers used to store 128 bytes of user application data when VDD power is not present. They are not reset by a system or power reset, or when the device wakes up from Standby mode. The RTC clock sources can be: - A 32.768 kHz external crystal (LSE) - An external resonator or oscillator(LSE) - The internal low power RC oscillator (LSI, with typical frequency of 32 kHz) - The high-speed external clock (HSE) divided by 32 The RTC is functional in $V_{BAT}$ mode and in all low-power modes when it is clocked by the LSE. When clocked by the LSI, the RTC is not functional in $V_{BAT}$ mode, but is functional in all low-power modes. DS12536 Rev 1 35/201 All the RTC events (Alarm, WakeUp Timer, Timestamp or Tamper) can generate an interrupt and wakeup the device from the low-power modes. ### 3.18 Low-power modes The devices support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode The Stop mode achieves the lowest power consumption while retaining the contents of SRAM and registers. All clocks in the 1.2 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can be put either in main regulator mode (MR) or in low-power mode (LPR). Both modes can be configured as follows (see *Table 5: Voltage regulator modes in stop mode*): - Normal mode (default mode when MR or LPR is enabled) - Under-drive mode. The device can be woken up from the Stop mode by any of the EXTI line (the EXTI line source can be one of the 16 external lines, the PVD output, the RTC alarm / wakeup / tamper / time stamp events, the USB OTG FS/HS wakeup and the LPTIM1 asynchronous interrupt). | i i | | | | | |---------------------------------|------------------------|---------------------------|--|--| | Voltage regulator configuration | Main regulator (MR) | Low-power regulator (LPR) | | | | Normal mode | MR ON | LPR ON | | | | Under-drive mode | MR in under-drive mode | LPR in under-drive mode | | | Table 5. Voltage regulator modes in stop mode ### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.2 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, the SRAM and register contents are lost except for registers in the backup domain and the backup SRAM when selected. The device exits the Standby mode when an external reset (NRST pin), an IWDG reset, a rising or falling edge on one of the 6 WKUP pins (PA0, PA2, PC1, PC13, PI8, PI11), or an RTC alarm / wakeup / tamper /time stamp event occurs. The Standby mode is not supported when the embedded voltage regulator is bypassed and the 1.2 V domain is controlled by an external power. # 3.19 V<sub>BAT</sub> operation The $V_{BAT}$ pin allows to power the device $V_{BAT}$ domain from an external battery, an external supercapacitor, or from $V_{DD}$ when no external battery and an external supercapacitor are present. The V<sub>BAT</sub> operation is activated when V<sub>DD</sub> is not present. The V<sub>BAT</sub> pin supplies the RTC, the backup registers and the backup SRAM. Note: When the microcontroller is supplied from $V_{BAT}$ , external interrupts and RTC alarm/events do not exit it from $V_{BAT}$ operation. When the PDR\_ON pin is connected to $V_{SS}$ (Internal Reset OFF), the $V_{BAT}$ functionality is no more available and the $V_{BAT}$ pin should be connected to $V_{DD}$ . ## 3.20 Timers and watchdogs The devices include two advanced-control timers, eight general-purpose timers, two basic timers and two watchdog timers. All timer counters can be frozen in debug mode. *Table 6* compares the features of the advanced-control, general-purpose and basic timers. 57 DS12536 Rev 1 37/201 Functional overview STM32F730x8 Table 6. Timer feature comparison | Timer<br>type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complem entary output | Max<br>interface<br>clock<br>(MHz) | Max<br>timer<br>clock<br>(MHz) <sup>(1)</sup> | |-------------------|-----------------|------------------------------------------------------------------|-------------------------|------------------------------------------|------------------------------|---------------------------------|-----------------------|------------------------------------|-----------------------------------------------| | Advanced -control | TIM1,<br>TIM8 | 16-bit | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and 65536 | Yes | 4 | Yes | 108 | 216 | | | TIM2,<br>TIM5 | 32-bit | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and 65536 | Yes | 4 | No | 54 | 108/216 | | | TIM3,<br>TIM4 | 16-bit Up, Oown, Up/down Up/down Any integer between 1 and 65536 | | Yes | 4 | No | 54 | 108/216 | | | General | TIM9 | 16-bit | Up | Any<br>integer<br>between 1<br>and 65536 | No | 2 | No | 108 | 216 | | purpose | TIM10,<br>TIM11 | 16-bit | Up | Any<br>integer<br>between 1<br>and 65536 | No | 1 | No | 108 | 216 | | | TIM12 | 16-bit | Up | Any<br>integer<br>between 1<br>and 65536 | No | 2 | No | 54 | 108/216 | | | TIM13,<br>TIM14 | 16-bit | Up | Any<br>integer<br>between 1<br>and 65536 | No | 1 | No | 54 | 108/216 | | Basic | TIM6,<br>TIM7 | 16-bit | Up | Any<br>integer<br>between 1<br>and 65536 | Yes | 0 | No | 54 | 108/216 | <sup>1.</sup> The maximum timer clock is either 108 or 216 MHz depending on TIMPRE bit configuration in the RCC\_DCKCFGR register. #### 3.20.1 Advanced-control timers (TIM1, TIM8) The advanced-control timers (TIM1, TIM8) can be seen as three-phase PWM generators multiplexed on 6 channels. They have complementary PWM outputs with programmable inserted dead times. They can also be considered as complete general-purpose timers. Their 4 independent channels can be used for: - Input capture - Output compare - PWM generation (edge- or center-aligned modes) - One-pulse mode output If configured as standard 16-bit timers, they have the same features as the general-purpose TIMx timers. If configured as 16-bit PWM generators, they have full modulation capability (0-100%). The advanced-control timer can work together with the TIMx timers via the Timer Link feature for synchronization or event chaining. The TIM1 and TIM8 support independent DMA request generation. #### 3.20.2 General-purpose timers (TIMx) There are ten synchronizable general-purpose timers embedded in the STM32F730x8 devices (see *Table 6* for differences). #### TIM2, TIM3, TIM4, TIM5 The STM32F730x8 include 4 full-featured general-purpose timers: TIM2, TIM5, TIM3, and TIM4. The TIM2 and TIM5 timers are based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. The TIM3 and TIM4 timers are based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They all feature 4 independent channels for input capture/output compare, PWM or one-pulse mode output. This gives up to 16 input capture/output compare/PWMs on the largest packages. The TIM2, TIM3, TIM4, TIM5 general-purpose timers can work together, or with the other general-purpose timers and the advanced-control timers TIM1 and TIM8 via the Timer Link feature for synchronization or event chaining. Any of these general-purpose timers can be used to generate PWM outputs. TIM2, TIM3, TIM4, TIM5 all have independent DMA request generation. They are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 4 hall-effect sensors. #### TIM9, TIM10, TIM11, TIM12, TIM13, and TIM14 These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM10, TIM11, TIM13, and TIM14 feature one independent channel, whereas TIM9 and TIM12 have two independent channels for input capture/output compare, PWM or one-pulse mode output. They can be synchronized with the TIM2, TIM3, TIM4, TIM5 full-featured general-purpose timers. They can also be used as simple time bases. #### 3.20.3 Basic timers TIM6 and TIM7 These timers are mainly used for the DAC trigger and waveform generation. They can also be used as a generic 16-bit time base. The TIM6 and TIM7 support independent DMA request generation. DS12536 Rev 1 39/201 Functional overview STM32F730x8 #### 3.20.4 Low-power timer (LPTIM1) The low-power timer has an independent clock and is running also in Stop mode if it is clocked by LSE, LSI or an external clock. It is able to wakeup the devices from Stop mode. This low-power timer supports the following features: - 16-bit up counter with 16-bit autoreload register - 16-bit compare register - Configurable output: pulse, PWM - Continuous / one-shot mode - Selectable software / hardware input trigger - Selectable clock source: - Internal clock source: LSE, LSI, HSI or APB clock - External clock source over LPTIM input (working even with no internal clock source running, used by the Pulse Counter Application) - · Programmable digital glitch filter - Encoder mode #### 3.20.5 Independent watchdog The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 32 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes. #### 3.20.6 Window watchdog The window watchdog is based on a 7-bit downcounter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 3.20.7 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard downcounter. It features: - A 24-bit downcounter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0 - Programmable clock source # 3.21 Inter-integrated circuit interface (I<sup>2</sup>C) The devices embed 3 I<sup>2</sup>Cs. Refer to *Table 7: I2C implementation* for the features implementation. The I<sup>2</sup>C bus interface handles communications between the microcontroller and the serial I<sup>2</sup>C bus. It controls all I<sup>2</sup>C bus-specific sequencing, protocol, arbitration and timing. #### The I2C peripheral supports: - I<sup>2</sup>C-bus specification and user manual rev. 5 compatibility: - Slave and master modes, multimaster capability - Standard-mode (Sm), with a bitrate up to 100 kbit/s - Fast-mode (Fm), with a bitrate up to 400 kbit/s - Fast-mode Plus (Fm+), with a bitrate up to 1 Mbit/s and 20 mA output drive I/Os - 7-bit and 10-bit addressing mode, multiple 7-bit slave addresses - Programmable setup and hold times - Optional clock stretching - System Management Bus (SMBus) specification rev 2.0 compatibility: - Hardware PEC (Packet Error Checking) generation and verification with ACK control - Address resolution protocol (ARP) support - SMBus alert - Power System Management Protocol (PMBus<sup>TM</sup>) specification rev 1.1 compatibility - Independent clock: a choice of independent clock sources allowing the I<sup>2</sup>C communication speed to be independent from the PCLK reprogramming. - Programmable analog and digital noise filters - 1-byte buffer with DMA capability Table 7. I<sup>2</sup>C implementation | I <sup>2</sup> C features <sup>(1)</sup> | I2C1 | I2C2 | I2C3 | |--------------------------------------------------------------|------|------|------| | Standard-mode (up to 100 kbit/s) | Х | Х | Х | | Fast-mode (up to 400 kbit/s) | Х | Х | Х | | Fast-mode Plus with 20 mA output drive I/Os (up to 1 Mbit/s) | Х | Х | Х | | Programmable analog and digital noise filters | Х | Х | Х | | SMBus/PMBus hardware support | Х | Х | Х | | Independent clock | Х | Х | Х | 1. X: supported. DS12536 Rev 1 41/201 Functional overview STM32F730x8 # 3.22 Universal synchronous/asynchronous receiver transmitters (USART) The devices embed USARTs. Refer to *Table 8: USART implementation* for the features implementation. The universal synchronous asynchronous receiver transmitter (USART) offers a flexible means of full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. The USART peripheral supports: - Full-duplex asynchronous communications - Configurable oversampling method by 16 or 8 to give flexibility between speed and clock tolerance - Dual clock domain allowing convenient baud rate programming independent from the PCLK reprogramming - A common programmable transmit and receive baud rate of up to 27 Mbit/s when USART clock source is system clock frequency (max is 216 MHz) and oversampling by 8 is used. - Auto baud rate detection - Programmable data word length (7 or 8 or 9 bits) word length - Programmable data order with MSB-first or LSB-first shifting - Progarmmable parity (odd, even, no parity) - Configurable stop bits (1 or 1.5 or 2 stop bits) - Synchronous mode and clock output for synchronous communications - Single-wire half-duplex communications - Separate signal polarity control for transmission and reception - Swappable Tx/Rx pin configuration - Hardware flow control for modem and RS-485 transceiver - Multiprocessor communications - LIN master synchronous break send capability and LIN slave break detection capability - IrDA SIR encoder decoder supporting 3/16 bit duration for normal mode - Smartcard mode ( T=0 and T=1 asynchronous protocols for Smartcards as defined in the ISO/IEC 7816-3 standard) - Support for Modbus communication Table 8 summarizes the implementation of all U(S)ARTs instances **Table 8. USART implementation** | features <sup>(1)</sup> | USART1/2/3/6 | UART4/5/7/8 | | |------------------------------------|-----------------|-------------|--| | Data Length | 7, 8 and 9 bits | | | | Hardware flow control for modem | Х | Х | | | Continuous communication using DMA | Х | Х | | | Multiprocessor communication | Х | Х | | | Synchronous mode | Х | - | | | features <sup>(1)</sup> | USART1/2/3/6 | UART4/5/7/8 | |---------------------------------------|--------------|-------------| | Smartcard mode | X | - | | Single-wire half-duplex communication | Х | Х | | IrDA SIR ENDEC block | X | Х | | LIN mode | Х | Х | | Dual clock domain | Х | X | | Receiver timeout interrupt | X | Х | | Modbus communication | Х | Х | | Auto baud rate detection | Х | Х | | Driver Enable | X | Х | Table 8. USART implementation (continued) # 3.23 Serial peripheral interface (SPI)/inter- integrated sound interfaces (I<sup>2</sup>S) The devices feature up to five SPIs in slave and master modes in full-duplex and simplex communication modes. SPI1, SPI4, and SPI5 can communicate at up to 50 Mbit/s, SPI2 and SPI3 can communicate at up to 25 Mbit/s. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable from 4 to 16 bits. The SPI interfaces support the NSS pulse mode, TI mode and Hardware CRC calculation. All the SPIs can be served by the DMA controller. Three standard I<sup>2</sup>S interfaces (multiplexed with SPI1, SPI2 and SPI3) are available. They can be operated in master or slave mode, in simplex communication modes, and can be configured to operate with a 16-/32-bit resolution as an input or output channel. Audio sampling frequencies from 8 kHz up to 192 kHz are supported. When either or both of the I<sup>2</sup>S interfaces is/are configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency. All I<sup>2</sup>Sx can be served by the DMA controller. # 3.24 Serial audio interface (SAI) The devices embed two serial audio interfaces. The serial audio interface is based on two independent audio subblocks which can operate as transmitter or receiver with their FIFO. Many audio protocols are supported by each block: I<sup>2</sup>S standards, LSB or MSB-justified, PCM/DSP, TDM, AC'97 and SPDIF output, supporting audio sampling frequencies from 8 kHz up to 192 kHz. Both subblocks can be configured in master or in slave mode. In master mode, the master clock can be output to the external DAC/CODEC at 256 times of the sampling frequency. The two sub-blocks can be configured in synchronous mode when full-duplex mode is required. DS12536 Rev 1 43/201 <sup>1.</sup> X: supported. Functional overview STM32F730x8 SAI1 and SAI2 can be served by the DMA controller ### 3.25 Audio PLL (PLLI2S) The devices feature an additional dedicated PLL for audio I<sup>2</sup>S and SAI applications. It allows to achieve an error-free I<sup>2</sup>S sampling clock accuracy without compromising on the CPU performance, while using USB peripherals. The PLLI2S configuration can be modified to manage an I<sup>2</sup>S/SAI sample rate change without disabling the main PLL (PLL) used for CPU and USB interfaces. The audio PLL can be programmed with very low error to obtain sampling rates ranging from 8 KHz to 192 KHz. In addition to the audio PLL, a master clock input pin can be used to synchronize the I<sup>2</sup>S/SAI flow with an external PLL (or Codec output). ## 3.26 Audio PLL (PLLSAI) An additional PLL dedicated to audio is used for the SAI1 peripheral in case the PLLI2S is programmed to achieve another audio sampling frequency (49.152 MHz or 11.2896 MHz) and the audio application requires both sampling frequencies simultaneously. ### 3.27 SD/SDIO/MMC card host interface (SDMMC) SDMMC host interfaces are available, that support MultiMediaCard System Specification Version 4.2 in three different databus modes: 1-bit (default), 4-bit and 8-bit. The interface allows data transfer at up to 50 MHz, and is compliant with the SD Memory Card Specification Version 2.0. The SDMMC Card Specification Version 2.0 is also supported with two different databus modes: 1-bit (default) and 4-bit. The current version supports only one SD/SDMMC/MMC4.2 card at any one time and a stack of MMC4.1 or previous. The SDMMC can be served by the DMA controller ## 3.28 Controller area network (bxCAN) The CAN is compliant with the 2.0A and B (active) specifications with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. The CAN has three transmit mailboxes, two receive FIFOs with 3 stages and 28 shared scalable filter banks (all of them can be used even if one CAN is used). 256 bytes of SRAM are allocated to the CAN. ### 3.29 Universal serial bus on-the-go full-speed (OTG FS) The devices embed an USB OTG full-speed device/host/OTG peripheral with integrated transceivers. The USB OTG FS peripheral is compliant with the USB 2.0 specification and with the OTG 2.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator. The major features are: - Combined Rx and Tx FIFO size of 1.28 Kbytes with dynamic FIFO sizing - Supports the session request protocol (SRP) and host negotiation protocol (HNP) - 1 bidirectional control endpoint + 5 IN endpoints + 5 OUT endpoints - 12 host channels with periodic OUT support - Software configurable to OTG1.3 and OTG2.0 modes of operation - USB 2.0 LPM (Link Power Management) support - Internal FS OTG PHY support - HNP/SNP/IP inside (no need for any external resistor) - BCD support For the OTG/Host modes, a power switch is needed in case bus-powered devices are connected ## 3.30 Universal serial bus on-the-go high-speed (OTG\_HS) The devices embed an USB OTG high-speed (up to 480 Mbit/s) device/host/OTG peripheral. The USB OTG HS supports both full-speed and high-speed operations. It integrates the transceivers for full-speed operation (12 Mbit/s). The STM32F730x8 devices feature a UTMI low-pin interface (ULPI) for high-speed operation (480 Mbit/s). When using the USB OTG HS in HS mode, an external PHY device connected to the ULPI is required. The STM32F730x8 devices feature an integrated PHY HS. The USB OTG HS peripheral is compliant with the USB 2.0 specification and with the OTG 2.0 specification. It has a software-configurable endpoint setting and supports suspend/resume. The USB OTG controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator. The major features are: - Combined Rx and Tx FIFO size of 4 Kbytes with dynamic FIFO sizing - Supports the session request protocol (SRP) and host negotiation protocol (HNP) - 8 bidirectional endpoints - 16 host channels with periodic OUT support - Software configurable to OTG1.3 and OTG2.0 modes of operation - USB 2.0 LPM (Link Power Management) support DS12536 Rev 1 45/201 Functional overview STM32F730x8 - Internal FS OTG PHY support - For the STM32F730x8 devices: External HS or HS OTG operation supporting ULPI in SDR mode. The OTG PHY is connected to the microcontroller ULPI port through 12 signals. It can be clocked using the 60 MHz output. - For the STM32F730x8 devices: Internal HS OTG PHY support. - Internal USB DMA - HNP/SNP/IP inside (no need for any external resistor) - For OTG/Host modes, a power switch is needed in case bus-powered devices are connected # Universal Serial Bus controller on-the-go High-Speed PHY controller (USBPHYC) only on STM32F730x8 devices. The USB HS PHY controller: - Sets the PHYPLL1/2 values for the PHY HS - Sets the other controls on the PHY HS - Controls and monitors the USB PHY's LDO ## 3.31 Random number generator (RNG) All the devices embed an RNG that delivers 32-bit random numbers generated by an integrated analog circuit. # 3.32 Advanced encryption standard hardware accelerator (AES) The devices embed an AES hardware accelerator which can be used to both encipher and decipher data using AES algorithm. The AES peripheral supports: - Encryption/Decryption using AES Rijndael Block Cipher algorithm - NIST FIPS 197 compliant implementation of AES encryption/decryption algorithm - 128-bit and 256-bit register for storing the encryption, decryption or derivation key (4x 32-bit registers) - Electronic codebook (ECB), Cipher block chaining (CBC), Counter mode (CTR), Galois Counter Mode (GCM), Galois Message Authentication Code mode (GMAC) and Cipher Message Authentication Code mode (CMAC) supported. - Key scheduler - Key derivation for decryption - 128-bit data block processing - 128-bit, 256-bit key length - 1x32-bit INPUT buffer and 1x32-bit OUTPUT buffer. - Register access supporting 32-bit data width only. - One 128-bit Register for the initialization vector when AES is configured in CBC mode or for the 32-bit counter initialization when CTR mode is selected, GCM mode or CMAC mode. - Automatic data flow control with support of direct memory access (DMA) using 2 channels, one for incoming data, and one for outcoming data. - Suspend a message if another message with a higher priority needs to be processed ## 3.33 General-purpose input/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain, with or without pull-up or pull-down), as input (floating, with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high-current-capable and have speed selection to better manage internal noise, power consumption and electromagnetic emission. The I/O configuration can be locked if needed by following a specific sequence in order to avoid spurious writing to the I/Os registers. A Fast I/O handling allows a maximum I/O toggling up to 108 MHz. # 3.34 Analog-to-digital converters (ADCs) Three 12-bit analog-to-digital converters are embedded and each ADC shares up to 16 external channels, performing conversions in the single-shot or scan mode. In the scan mode, an automatic conversion is performed on a selected group of analog inputs. Additional logic functions embedded in the ADC interface allow: - Simultaneous sample and hold - Interleaved sample and hold The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. DS12536 Rev 1 47/201 Functional overview STM32F730x8 To synchronize A/D conversion and timers, the ADCs could be triggered by any of TIM1, TIM2. TIM3. TIM4. TIM5. or TIM8 timer. ## 3.35 Temperature sensor The temperature sensor has to generate a voltage that varies linearly with the temperature. The conversion range is between 1.7 V and 3.6 V. The temperature sensor is internally connected to the same input channel as $V_{BAT}$ , ADC1\_IN18, which is used to convert the sensor output voltage into a digital value. When the temperature sensor and $V_{BAT}$ conversion are enabled at the same time, only $V_{BAT}$ conversion is performed. As the offset of the temperature sensor varies from chip to chip due to process variation, the internal temperature sensor is mainly suitable for applications that detect temperature changes instead of absolute temperatures. If an accurate temperature reading is needed, then an external temperature sensor part should be used. ## 3.36 Digital-to-analog converter (DAC) The two 12-bit buffered DAC channels can be used to convert two digital signals into two analog voltage signal outputs. This dual digital Interface supports the following features: - Two DAC converters: one for each output channel - 8-bit or 12-bit monotonic output - Left or right data alignment in 12-bit mode - Synchronized update capability - Noise-wave generation - Triangular-wave generation - Dual DAC channel independent or simultaneous conversions - DMA capability for each channel - External triggers for conversion - Input voltage reference V<sub>RFF+</sub> Eight DAC trigger inputs are used in the device. The DAC channels are triggered through the timer update outputs that are also connected to different DMA streams. # 3.37 Serial wire JTAG debug port (SWJ-DP) The Arm SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. The debug is performed using 2 pins only instead of 5 required by the JTAG (JTAG pins could be re-used as GPIO with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. ## 3.38 Embedded Trace Macrocell™ The Arm Embedded Trace Macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F730x8 device through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. The TPA is connected to a host computer using the USB or any other high-speed channel. The real-time instruction and data flow activity can be recorded and then formatted for display on the host computer that runs the debugger software. The TPA hardware is commercially available from common development tool vendors. The Embedded Trace Macrocell operates with third party debugger software tools. DS12536 Rev 1 49/201 # 4 Pinouts and pin description Figure 13. STM32F730R8 LQFP64 pinout 1. The above figure shows the package top view. Figure 14. STM32F730V8 LQFP100 pinout 1. The above figure shows the package top view. DS12536 Rev 1 51/201 Figure 15. STM32F730Z8 LQFP144 pinout 1. The above figure shows the package top view. Figure 16. STM32F730I8 UFBGA176 ballout (with OTG PHY HS) 1. The above figure shows the package top view. 577 DS12536 Rev 1 53/201 Table 9. Legend/abbreviations used in the pinout table | Name | Abbreviation | Definition | | | | | | |--------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--|--| | Pin name | | specified in brackets below the pin name, the pin function during and after as the actual pin name | | | | | | | | S | Supply pin | | | | | | | Pin type | I | Input only pin | | | | | | | | I/O | Input / output pin | | | | | | | | FT 5 V tolerant I/O | | | | | | | | | FTf | 5V tolerant I/O, I2C Fm+ option. | | | | | | | I/O structure | TTa | 3.3 V tolerant I/O directly connected to ADC | | | | | | | | В | Dedicated BOOT pin | | | | | | | | RST | Bidirectional reset pin with weak pull-up resistor | | | | | | | Notes | Unless otherwise | specified by a note, all I/Os are set as floating inputs during and after reset | | | | | | | Alternate functions Functions selected through GPIOx_AFR registers | | | | | | | | | Additional functions | Functions directly selected/enabled through peripheral registers | | | | | | | Table 10. STM32F730x8 pin and ball definition | I | Pin N | umbe | er | | | | | | | |--------|---------|---------|----------|---------------------------------------------------|----------|---------------|-------|------------------------------------------------------------------------------|-------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | 1 | 1 | A2 | PE2 | I/O | FT | - | TRACECLK, SPI4_SCK,<br>SAI1_MCLK_A,<br>QUADSPI_BK1_IO2, FMC_A23,<br>EVENTOUT | - | | - | 2 | 2 | A1 | PE3 | I/O | FT | 1 | TRACED0, SAI1_SD_B,<br>FMC_A19, EVENTOUT | - | | - | 3 | 3 | B1 | PE4 | I/O | FT | - | TRACED1, SPI4_NSS,<br>SAI1_FS_A, FMC_A20,<br>EVENTOUT | - | Table 10. STM32F730x8 pin and ball definition (continued) | ı | Pin N | umbe | er | | | | | ban definition (continued) | | |--------|---------|---------|----------|---------------------------------------------------|----------|---------------|-------------------|---------------------------------------------------------------------------------------------|--------------------------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | 4 | 4 | B2 | PE5 | I/O | FT | - | TRACED2, TIM9_CH1,<br>SPI4_MISO, SAI1_SCK_A,<br>FMC_A21, EVENTOUT | - | | - | 5 | 5 | В3 | PE6 | I/O | FT | - | TRACED3, TIM1_BKIN2,<br>TIM9_CH2, SPI4_MOSI,<br>SAI1_SD_A, SAI2_MCK_B,<br>FMC_A22, EVENTOUT | - | | 1 | 6 | 6 | C1 | VBAT | S | - | - | - | - | | - | - | - | D2 | PI8 | I/O | FT | (2) | EVENTOUT | RTC_TAMP2/<br>RTC_TS,<br>WKUP5 | | 2 | 7 | 7 | D1 | PC13 | I/O | FT | (2) | EVENTOUT | RTC_TAMP1/<br>RTC_TS/<br>RTC_OUT,<br>WKUP4 | | 3 | 8 | 8 | E1 | PC14-<br>OSC32_IN(PC14) | I/O | FT | (2)<br>(3)<br>(5) | EVENTOUT | OSC32_IN | | 4 | 9 | 9 | F1 | PC15-<br>OSC32_OUT(PC15) | I/O | FT | (2)<br>(3)<br>(5) | EVENTOUT | OSC32_OUT | | - | 1 | ı | D3 | PI9 | I/O | FT | - | UART4_RX, CAN1_RX,<br>FMC_D30, EVENTOUT | - | | - | 1 | ı | E3 | PI10 | I/O | FT | 1 | FMC_D31, EVENTOUT | - | | - | - | - | E4 | PI11 | I/O | FT | (4) | OTG_HS_ULPI_DIR, EVENTOUT | WKUP6 | | - | - | - | F2 | VSS | S | - | - | - | - | | - | - | - | F3 | VDD | S | - | - | - | - | | - | - | 10 | E2 | PF0 | I/O | FTf | - | I2C2_SDA, FMC_A0, EVENTOUT | - | | - | - | 11 | НЗ | PF1 | I/O | FTf | - | I2C2_SCL, FMC_A1, EVENTOUT | - | | - | - | 12 | H2 | PF2 | I/O | FT | - | I2C2_SMBA, FMC_A2,<br>EVENTOUT | - | DS12536 Rev 1 55/201 Table 10. STM32F730x8 pin and ball definition (continued) | ı | Pin N | umbe | er | | | | | , | | |--------|---------|---------|----------|---------------------------------------------------|----------|---------------|-------|------------------------------------------------------------------------------|---------------------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | 13 | J2 | PF3 | I/O | FT | - | FMC_A3, EVENTOUT | ADC3_IN9 | | - | - | 14 | J3 | PF4 | I/O | FT | - | FMC_A4, EVENTOUT | ADC3_IN14 | | - | - | 15 | K3 | PF5 | I/O | FT | - | FMC_A5, EVENTOUT | ADC3_IN15 | | - | 10 | 16 | G2 | VSS | S | - | - | - | - | | - | 11 | 17 | G3 | VDD | S | - | - | - | - | | - | - | 18 | K2 | PF6 | I/O | FT | - | TIM10_CH1, SPI5_NSS,<br>SAI1_SD_B, UART7_RX,<br>QUADSPI_BK1_IO3, EVENTOUT | ADC3_IN4 | | - | 1 | 19 | K1 | PF7 | I/O | FT | - | TIM11_CH1, SPI5_SCK,<br>SAI1_MCLK_B, UART7_TX,<br>QUADSPI_BK1_IO2, EVENTOUT | ADC3_IN5 | | - | - | 20 | L3 | PF8 | I/O | FT | - | SPI5_MISO, SAI1_SCK_B,<br>UART7_RTS, TIM13_CH1,<br>QUADSPI_BK1_IO0, EVENTOUT | ADC3_IN6 | | - | 1 | 21 | L2 | PF9 | I/O | FT | - | SPI5_MOSI, SAI1_FS_B,<br>UART7_CTS, TIM14_CH1,<br>QUADSPI_BK1_IO1, EVENTOUT | ADC3_IN7 | | - | - | 22 | L1 | PF10 | I/O | FT | - | EVENTOUT | ADC3_IN8 | | 5 | 12 | 23 | G1 | PH0-OSC_IN | I/O | FT | (5) | EVENTOUT | OSC_IN | | 6 | 13 | 24 | H1 | PH1-OSC_OUT | I/O | FT | (5) | EVENTOUT | OSC_OUT | | 7 | 14 | 25 | J1 | NRST | I/O | RS<br>T | - | - | - | | 8 | 15 | 26 | M2 | PC0 | I/O | FT | (4) | SAI2_FS_B, OTG_HS_ULPI_STP,<br>FMC_SDNWE, EVENTOUT | ADC1_IN10,<br>ADC2_IN10,<br>ADC3_IN10 | Table 10. STM32F730x8 pin and ball definition (continued) | | Pin N | umbe | er | | | • | | ban deminion (continued) | | |--------|---------|---------|----------|---------------------------------------------------|----------|---------------|-------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | 9 | 16 | 27 | M3 | PC1 | I/O | FT | - | TRACED0, SPI2_MOSI/I2S2_SD,<br>SAI1_SD_A, EVENTOUT | ADC1_IN11,<br>ADC2_IN11,<br>ADC3_IN11,<br>RTC_TAMP3,<br>WKUP3 | | 10 | 17 | 28 | M4 | PC2 | I/O | FT | (4) | SPI2_MISO, OTG_HS_ULPI_DIR,<br>FMC_SDNE0, EVENTOUT | ADC1_IN12,<br>ADC2_IN12,<br>ADC3_IN12 | | 11 | 18 | 29 | M5 | PC3 | I/O | FT | (4) | SPI2_MOSI/I2S2_SD,<br>OTG_HS_ULPI_NXT,<br>FMC_SDCKE0, EVENTOUT | ADC1_IN13,<br>ADC2_IN13,<br>ADC3_IN13 | | - | _ | 30 | - | VDD | S | - | - | - | - | | 12 | 19 | 31 | M1 | VSSA | S | - | - | - | - | | - | - | - | N1 | VREF- | S | - | ı | - | - | | 13 | 20 | 32 | P1 | VREF+ | S | - | 1 | - | - | | - | 21 | 33 | R1 | VDDA | S | - | ı | - | - | | 14 | 22 | 34 | N3 | PA0-WKUP | I/O | FT | (6) | TIM2_CH1/TIM2_ETR,<br>TIM5_CH1, TIM8_ETR,<br>USART2_CTS, UART4_TX,<br>SAI2_SD_B, EVENTOUT | ADC1_IN0,<br>ADC2_IN0,<br>ADC3_IN0,<br>WKUP1 | | 15 | 23 | 35 | N2 | PA1 | I/O | FT | - | TIM2_CH2, TIM5_CH2,<br>USART2_RTS, UART4_RX,<br>QUADSPI_BK1_IO3,<br>SAI2_MCK_B, EVENTOUT | ADC1_IN1,<br>ADC2_IN1,<br>ADC3_IN1 | | 16 | 24 | 36 | P2 | PA2 | I/O | FT | - | TIM2_CH3, TIM5_CH3,<br>TIM9_CH1, USART2_TX,<br>SAI2_SCK_B, EVENTOUT | ADC1_IN2,<br>ADC2_IN2,<br>ADC3_IN2,<br>WKUP2 | Table 10. STM32F730x8 pin and ball definition (continued) | | Pin N | umbe | er | | | | | ball definition (continued) | | |--------|---------|---------|----------|---------------------------------------------------|----------|---------------|-------|-----------------------------------------------------------------------------------|------------------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | 1 | 1 | F4 | PH2 | I/O | FT | ı | LPTIM1_IN2,<br>QUADSPI_BK2_IO0,<br>SAI2_SCK_B, FMC_SDCKE0,<br>EVENTOUT | - | | - | ı | ı | G4 | PH3 | I/O | FT | ı | QUADSPI_BK2_IO1,<br>SAI2_MCK_B, FMC_SDNE0,<br>EVENTOUT | - | | - | 1 | - | H4 | PH4 | I/O | FTf | (4) | I2C2_SCL, OTG_HS_ULPI_NXT,<br>EVENTOUT | - | | - | - | - | J4 | PH5 | I/O | FTf | - | I2C2_SDA, SPI5_NSS,<br>FMC_SDNWE, EVENTOUT | - | | 17 | 25 | 37 | R2 | PA3 | I/O | FT | (4) | TIM2_CH4, TIM5_CH4,<br>TIM9_CH2, USART2_RX,<br>OTG_HS_ULPI_D0, EVENTOUT | ADC1_IN3,<br>ADC2_IN3,<br>ADC3_IN3 | | 18 | 26 | 38 | - | VSS | S | - | 1 | - | - | | - | - | - | L4 | BYPASS_REG | I | FT | - | - | - | | 19 | 27 | 39 | K4 | VDD | S | - | - | - | - | | 20 | 28 | 40 | N4 | PA4 | I/O | ТТа | - | SPI1_NSS/I2S1_WS,<br>SPI3_NSS/I2S3_WS,<br>USART2_CK, OTG_HS_SOF,<br>EVENTOUT | ADC1_IN4,<br>ADC2_IN4,<br>DAC_OUT1 | | 21 | 29 | 41 | P4 | PA5 | I/O | ТТа | (4) | TIM2_CH1/TIM2_ETR, TIM8_CH1N, SPI1_SCK/I2S1_CK, OTG_HS_ULPI_CK, EVENTOUT | ADC1_IN5,<br>ADC2_IN5,<br>DAC_OUT2 | | 22 | 30 | 42 | P3 | PA6 | I/O | FT | ı | TIM1_BKIN, TIM3_CH1,<br>TIM8_BKIN, SPI1_MISO,<br>TIM13_CH1, EVENTOUT | ADC1_IN6,<br>ADC2_IN6 | | 23 | 31 | 43 | R3 | PA7 | I/O | FT | - | TIM1_CH1N, TIM3_CH2, TIM8_CH1N, SPI1_MOSI/I2S1_SD, TIM14_CH1, FMC_SDNWE, EVENTOUT | ADC1_IN7,<br>ADC2_IN7 | | 24 | 32 | 44 | N5 | PC4 | I/O | FT | - | I2S1_MCK, FMC_SDNE0,<br>EVENTOUT | ADC1_IN14,<br>ADC2_IN14 | Table 10. STM32F730x8 pin and ball definition (continued) | ı | Pin N | umbe | er | | | | | ban deminion (continued) | | |--------|---------|---------|----------|---------------------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------|-------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | 33 | 45 | P5 | PC5 | I/O | FT | 1 | FMC_SDCKE0, EVENTOUT | ADC1_IN15,<br>ADC2_IN15 | | 25 | 34 | 46 | R5 | PB0 | I/O | FT | (4) | TIM1_CH2N, TIM3_CH3,<br>TIM8_CH2N, UART4_CTS,<br>OTG_HS_ULPI_D1, EVENTOUT | ADC1_IN8,<br>ADC2_IN8 | | 26 | 35 | 47 | R4 | PB1 | I/O | FT | (4) | TIM1_CH3N, TIM3_CH4,<br>TIM8_CH3N, OTG_HS_ULPI_D2,<br>EVENTOUT | ADC1_IN9,<br>ADC2_IN9 | | 27 | 36 | 48 | M6 | PB2 | I/O | FT | 1 | SAI1_SD_A,<br>SPI3_MOSI/I2S3_SD,<br>QUADSPI_CLK, EVENTOUT | - | | - | 1 | 49 | R6 | PF11 | I/O | FT | ı | SPI5_MOSI, SAI2_SD_B,<br>FMC_SDNRAS, EVENTOUT | - | | - | - | 50 | P6 | PF12 | I/O | FT | - | FMC_A6, EVENTOUT | - | | - | - | 51 | M8 | VSS | S | - | ı | - | - | | - | - | 52 | N8 | VDD | S | - | - | - | - | | - | - | 53 | N6 | PF13 | I/O | FT | 1 | FMC_A7, EVENTOUT | - | | - | - | 54 | R7 | PF14 | I/O | FT | - | FMC_A8, EVENTOUT | - | | - | - | 55 | P7 | PF15 | I/O | FT | - | FMC_A9, EVENTOUT | - | | - | - | 56 | N7 | PG0 | I/O | FT | - | FMC_A10, EVENTOUT | - | | - | - | 57 | M7 | PG1 | I/O | FT | - | FMC_A11, EVENTOUT | - | | - | 37 | 58 | R8 | PE7 | I/O | FT | ı | TIM1_ETR, UART7_Rx,<br>QUADSPI_BK2_IO0, FMC_D4,<br>EVENTOUT | - | | - | 38 | 59 | P8 | PE8 | I/O | FT | ı | TIM1_CH1N, UART7_Tx,<br>QUADSPI_BK2_IO1, FMC_D5,<br>EVENTOUT | - | | - | 39 | 60 | P9 | PE9 | I/O | FT | - | TIM1_CH1, UART7_RTS,<br>QUADSPI_BK2_IO2, FMC_D6,<br>EVENTOUT | - | | - | - | 61 | М9 | VSS | S | - | - | - | - | | - | - | 62 | N9 | VDD | S | - | - | | - | DS12536 Rev 1 59/201 Table 10. STM32F730x8 pin and ball definition (continued) | ı | Pin N | umbe | er | | | • | | ban definition (continued) | | |--------|---------|---------|----------|---------------------------------------------------|----------|---------------|-------|------------------------------------------------------------------------------------|-------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | 40 | 63 | R9 | PE10 | I/O | FT | - | TIM1_CH2N, UART7_CTS,<br>QUADSPI_BK2_IO3, FMC_D7,<br>EVENTOUT | - | | - | 41 | 64 | P10 | PE11 | I/O | FT | - | TIM1_CH2, SPI4_NSS,<br>SAI2_SD_B, FMC_D8,<br>EVENTOUT | - | | - | 42 | 65 | R10 | PE12 | I/O | FT | - | TIM1_CH3N, SPI4_SCK,<br>SAI2_SCK_B, FMC_D9,<br>EVENTOUT | - | | - | 43 | 66 | N11 | PE13 | I/O | FT | - | TIM1_CH3, SPI4_MISO,<br>SAI2_FS_B, FMC_D10,<br>EVENTOUT | - | | - | 44 | 67 | P11 | PE14 | I/O | FT | - | TIM1_CH4, SPI4_MOSI,<br>SAI2_MCK_B, FMC_D11,,<br>EVENTOUT | - | | - | 45 | 68 | R11 | PE15 | I/O | FT | - | TIM1_BKIN, FMC_D12,<br>EVENTOUT | - | | 28 | 46 | 69 | R12 | PB10 | I/O | FTf | (4) | TIM2_CH3, I2C2_SCL,<br>SPI2_SCK/I2S2_CK,<br>USART3_TX, OTG_HS_ULPI_D3,<br>EVENTOUT | - | | 29 | 47 | 70 | R13 | PB11 | I/O | FTf | (4) | TIM2_CH4, I2C2_SDA,<br>USART3_RX, OTG_HS_ULPI_D4,<br>EVENTOUT | - | | 30 | 48 | 71 | M10 | VCAP_1 | S | - | - | | - | | 31 | 49 | - | - | VSS | S | - | - | - | - | | 32 | 50 | 72 | N10 | VDD | S | - | - | - | - | | - | - | - | M11 | PH6 | I/O | FT | - | I2C2_SMBA, SPI5_SCK,<br>TIM12_CH1, FMC_SDNE1,<br>EVENTOUT | - | | - | - | - | N12 | PH7 | I/O | FTf | - | I2C3_SCL, SPI5_MISO,<br>FMC_SDCKE1, EVENTOUT | - | | - | - | - | M12 | PH8 | I/O | FTf | - | I2C3_SDA, FMC_D16,<br>EVENTOUT | - | Table 10. STM32F730x8 pin and ball definition (continued) | ı | Pin N | umbe | er | | | • | | ban deminion (continued) | | |--------|---------|---------|----------|---------------------------------------------------|----------|---------------|-------|-------------------------------------------------------------------------------------------------|-------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | ı | M13 | PH9 | I/O | FT | - | I2C3_SMBA, TIM12_CH2,<br>FMC_D17, EVENTOUT | - | | - | ı | ı | L13 | PH10 | I/O | FT | ı | TIM5_CH1, FMC_D18,<br>EVENTOUT | - | | - | ı | - | L12 | PH11 | I/O | FT | 1 | TIM5_CH2, FMC_D19,<br>EVENTOUT | - | | - | - | ı | K12 | PH12 | I/O | FT | - | TIM5_CH3, FMC_D20,<br>EVENTOUT | - | | - | - | - | H12 | VSS | S | - | 1 | - | - | | - | - | - | J12 | VDD | S | - | 1 | - | - | | 33 | 51 | 73 | P12 | PB12 | I/O | FT | (4) | TIM1_BKIN, I2C2_SMBA,<br>SPI2_NSS/I2S2_WS,<br>USART3_CK, OTG_HS_ULPI_D5,<br>OTG_HS_ID, EVENTOUT | - | | 34 | 52 | 74 | P13 | PB13 | I/O | FT | (4) | TIM1_CH1N, SPI2_SCK/I2S2_CK,<br>USART3_CTS,<br>OTG_HS_ULPI_D6, EVENTOUT | OTG_HS_VBUS | | - | - | 75 | J15 | OTG_HS_REXT | - | - | - | USB HS OTG PHY calibration | on resistor | | - | - | 76 | J14 | VDD12OTGHS | - | - | - | - | - | | 35 | 53 | - | - | PB14 | I/O | FT | - | TIM1_CH2N, TIM8_CH2N,<br>SPI2_MISO, USART3_RTS,<br>TIM12_CH1, SDMMC2_D0,<br>OTG_HS_DM, EVENTOUT | - | | - | - | 77 | R14 | PB14 | I/O | FT | 1 | OTG_HS_DM | - | | 36 | 54 | - | - | PB15 | I/O | FT | - | RTC_REFIN, TIM1_CH3N, TIM8_CH3N, SPI2_MOSI/I2S2_SD, TIM12_CH2, SDMMC2_D1, OTG_HS_DP, EVENTOUT | - | DS12536 Rev 1 61/201 Table 10. STM32F730x8 pin and ball definition (continued) | | Pin N | umbe | er | | | | | ban deminion (continued) | | |--------|---------|---------|----------|---------------------------------------------------|----------|---------------|-------|--------------------------------------------------------------------------------------------------|-------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | 78 | R15 | PB15 | I/O | FT | - | OTG_HS_DP | - | | - | 55 | 79 | P15 | PD8 | I/O | FT | - | USART3_TX, FMC_D13,<br>EVENTOUT | - | | - | 56 | 80 | P14 | PD9 | I/O | FT | - | USART3_RX, FMC_D14,<br>EVENTOUT | - | | - | 57 | 81 | N15 | PD10 | I/O | FT | ı | USART3_CK, FMC_D15,<br>EVENTOUT | • | | - | 58 | 82 | N14 | PD11 | I/O | FT | i | USART3_CTS,<br>QUADSPI_BK1_IO0, SAI2_SD_A,<br>FMC_A16/FMC_CLE, EVENTOUT | | | - | 59 | 83 | N13 | PD12 | I/O | FT | 1 | TIM4_CH1, LPTIM1_IN1,<br>USART3_RTS,<br>QUADSPI_BK1_IO1, SAI2_FS_A,<br>FMC_A17/FMC_ALE, EVENTOUT | - | | - | 60 | 84 | M15 | PD13 | I/O | FT | 1 | TIM4_CH2, LPTIM1_OUT,<br>QUADSPI_BK1_IO3,<br>SAI2_SCK_A, FMC_A18,<br>EVENTOUT | - | | - | - | 85 | - | VSS | S | - | - | - | - | | - | - | 86 | J13 | VDD | S | ı | - | - | - | | - | 61 | 87 | M14 | PD14 | I/O | FT | - | TIM4_CH3, UART8_CTS,<br>FMC_D0, EVENTOUT | - | | - | 62 | 88 | L14 | PD15 | I/O | FT | 1 | TIM4_CH4, UART8_RTS,<br>FMC_D1, EVENTOUT | - | | - | - | 89 | L15 | PG2 | I/O | FT | - | FMC_A12, EVENTOUT | - | | - | _ | 90 | K15 | PG3 | I/O | FT | _ | FMC_A13, EVENTOUT | - | | - | _ | 91 | K14 | PG4 | I/O | FT | - | FMC_A14/FMC_BA0, EVENTOUT | - | | - | - | 92 | K13 | PG5 | I/O | FT | - | FMC_A15/FMC_BA1, EVENTOUT | - | | - | - | - | - | PG6 | I/O | FT | - | EVENTOUT | - | | - | - | - | - | PG7 | I/O | FT | - | USART6_CK, FMC_INT,<br>EVENTOUT | - | Table 10. STM32F730x8 pin and ball definition (continued) | I | Pin N | umbe | er | | | • | | ban deminion (continued) | | |--------|---------|---------|----------|---------------------------------------------------|----------|---------------|-------|-----------------------------------------------------------------------------------------------|-------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | 93 | H14 | PG8 | I/O | FT | 1 | USART6_RTS, FMC_SDCLK,<br>EVENTOUT | - | | - | - | 94 | G12 | VSS | S | - | - | - | - | | - | - | - | - | VDD | - | - | - | - | - | | - | - | 95 | H13 | VDDUSB | S | - | - | - | - | | 37 | 63 | 96 | H15 | PC6 | I/O | FT | - | TIM3_CH1, TIM8_CH1,<br>I2S2_MCK, USART6_TX,<br>SDMMC2_D6, SDMMC1_D6,<br>EVENTOUT | - | | 38 | 64 | 97 | G15 | PC7 | I/O | FT | 1 | TIM3_CH2, TIM8_CH2,<br>I2S3_MCK, USART6_RX,<br>SDMMC2_D7, SDMMC1_D7,<br>EVENTOUT | - | | 39 | 65 | 98 | G14 | PC8 | I/O | FT | 1 | TRACED1, TIM3_CH3,<br>TIM8_CH3, UART5_RTS,<br>USART6_CK, SDMMC1_D0,<br>EVENTOUT | - | | 40 | 66 | 99 | F14 | PC9 | I/O | FTf | 1 | MCO2, TIM3_CH4, TIM8_CH4, I2C3_SDA, I2S_CKIN, UART5_CTS, QUADSPI_BK1_IO0, SDMMC1_D1, EVENTOUT | - | | 41 | 67 | 100 | F15 | PA8 | I/O | FTf | - | MCO1, TIM1_CH1, TIM8_BKIN2,<br>I2C3_SCL, USART1_CK,<br>OTG_FS_SOF, EVENTOUT | - | | 42 | 68 | 101 | E15 | PA9 | I/O | FT | - | TIM1_CH2, I2C3_SMBA,<br>SPI2_SCK/I2S2_CK,<br>USART1_TX, EVENTOUT | OTG_FS_VBUS | | 43 | 69 | 102 | D15 | PA10 | I/O | FT | - | TIM1_CH3, USART1_RX,<br>OTG_FS_ID, EVENTOUT | - | | 44 | 70 | 103 | C15 | PA11 | I/O | FT | - | TIM1_CH4, USART1_CTS,<br>CAN1_RX, OTG_FS_DM,<br>EVENTOUT | - | | 45 | 71 | 104 | B15 | PA12 | I/O | FT | - | TIM1_ETR, USART1_RTS,<br>SAI2_FS_B, CAN1_TX,<br>OTG_FS_DP, EVENTOUT | - | | 46 | 72 | 105 | A15 | PA13(JTMS-SWDIO) | I/O | FT | - | JTMS-SWDIO, EVENTOUT | - | DS12536 Rev 1 63/201 Table 10. STM32F730x8 pin and ball definition (continued) | | Pin N | umbe | <u>a</u> r | | - COX | - P | | ball definition (continued) | | |--------|---------|---------|------------|---------------------------------------------------|----------|---------------|-------|-------------------------------------------------------------------------------------------|-------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | 73 | 106 | F13 | VCAP_2 | S | - | - | - | - | | 47 | 74 | 107 | F12 | VSS | S | - | - | - | - | | 48 | 75 | 108 | G13 | VDD | S | - | - | - | - | | - | ı | - | E12 | PH13 | I/O | FT | - | TIM8_CH1N, UART4_TX,<br>CAN1_TX, FMC_D21,<br>EVENTOUT | - | | - | 1 | - | E13 | PH14 | I/O | FT | - | TIM8_CH2N, UART4_RX,<br>CAN1_RX, FMC_D22,<br>EVENTOUT | - | | - | ı | - | D13 | PH15 | I/O | FT | - | TIM8_CH3N, FMC_D23,<br>EVENTOUT | - | | - | - | - | E14 | PI0 | I/O | FT | - | TIM5_CH4, SPI2_NSS/I2S2_WS,<br>FMC_D24, EVENTOUT | - | | - | 1 | ı | D14 | Pl1 | I/O | FT | - | TIM8_BKIN2,<br>SPI2_SCK/I2S2_CK, FMC_D25,<br>EVENTOUT | - | | - | 1 | - | C14 | PI2 | I/O | FT | - | TIM8_CH4, SPI2_MISO,<br>FMC_D26, EVENTOUT | - | | - | ı | - | C13 | PI3 | I/O | FT | - | TIM8_ETR, SPI2_MOSI/I2S2_SD, FMC_D27, EVENTOUT | - | | - | 1 | ı | D9 | VSS | S | - | - | - | - | | - | - | | C9 | VDD | S | | - | - | - | | 49 | 76 | 109 | A14 | PA14(JTCK-<br>SWCLK) | I/O | FT | _ | JTCK-SWCLK, EVENTOUT | - | | 50 | 77 | 110 | A13 | PA15(JTDI) | I/O | FT | - | JTDI, TIM2_CH1/TIM2_ETR,<br>SPI1_NSS/I2S1_WS,<br>SPI3_NSS/I2S3_WS,<br>UART4_RTS, EVENTOUT | - | | 51 | 78 | 111 | B14 | PC10 | I/O | FT | - | SPI3_SCK/I2S3_CK,<br>USART3_TX, UART4_TX,<br>QUADSPI_BK1_IO1,<br>SDMMC1_D2, EVENTOUT | - | | 52 | 79 | 112 | B13 | PC11 | I/O | FT | - | SPI3_MISO, USART3_RX,<br>UART4_RX,<br>QUADSPI_BK2_NCS,<br>SDMMC1_D3, EVENTOUT | - | Table 10. STM32F730x8 pin and ball definition (continued) | | Pin N | umbe | er | 145.5 15. 5152. | l | - P | | ball definition (continued) | | |--------|---------|---------|----------|---------------------------------------------------|----------|---------------|-------|-----------------------------------------------------------------------------|-------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | 53 | 80 | 113 | A12 | PC12 | I/O | FT | - | TRACED3, SPI3_MOSI/I2S3_SD,<br>USART3_CK, UART5_TX,<br>SDMMC1_CK, EVENTOUT | - | | - | 81 | 114 | B12 | PD0 | I/O | FT | - | CAN1_RX, FMC_D2, EVENTOUT | - | | - | 82 | 115 | C12 | PD1 | I/O | FT | - | CAN1_TX, FMC_D3, EVENTOUT | - | | 54 | 83 | 116 | D12 | PD2 | I/O | FT | - | TRACED2, TIM3_ETR,<br>UART5_RX, SDMMC1_CMD,<br>EVENTOUT | - | | - | 84 | 117 | D11 | PD3 | I/O | FT | - | SPI2_SCK/I2S2_CK,<br>USART2_CTS, FMC_CLK,<br>EVENTOUT | - | | - | 85 | 118 | D10 | PD4 | I/O | FT | - | USART2_RTS, FMC_NOE,<br>EVENTOUT | - | | - | 86 | 119 | C11 | PD5 | I/O | FT | - | USART2_TX, FMC_NWE,<br>EVENTOUT | - | | - | - | 120 | D8 | VSS | S | - | - | - | - | | - | - | 121 | C8 | VDDSDMMC | S | ı | - | - | - | | - | 87 | 122 | B11 | PD6 | I/O | FT | - | SPI3_MOSI/I2S3_SD, SAI1_SD_A, USART2_RX, SDMMC2_CK, FMC_NWAIT, EVENTOUT | - | | - | 88 | 123 | A11 | PD7 | I/O | FT | - | USART2_CK SDMMC2_CMD,<br>FMC_NE1, EVENTOUT | - | | - | - | 124 | C10 | PG9 | I/O | FT | - | USART6_RX, QUADSPI_BK2_IO2, SAI2_FS_B, SDMMC2_D0, FMC_NE2/FMC_NCE, EVENTOUT | - | | - | 1 | 125 | B10 | PG10 | I/O | FT | - | SAI2_SD_B, SDMMC2_D1,<br>FMC_NE3, EVENTOUT | | | - | - | 126 | В9 | PG11 | I/O | FT | - | SDMMC2_D2, FMC_INT,<br>EVENTOUT | - | DS12536 Rev 1 65/201 Table 10. STM32F730x8 pin and ball definition (continued) | ı | Pin N | umbe | er | | | <b>- </b> | | ball definition (continued) | | |--------|---------|---------|----------|---------------------------------------------------|----------|---------------|-------|-------------------------------------------------------------------------------------------------------------|-------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | 1 | 127 | B8 | PG12 | I/O | FT | - | LPTIM1_IN1, USART6_RTS,<br>SDMMC2_D3, FMC_NE4,<br>EVENTOUT | - | | - | - | 128 | A8 | PG13 | I/O | FT | - | TRACED0, LPTIM1_OUT,<br>USART6_CTS, FMC_A24,<br>EVENTOUT | - | | - | - | 129 | A7 | PG14 | I/O | FT | - | TRACED1, LPTIM1_ETR,<br>USART6_TX,<br>QUADSPI_BK2_IO3, FMC_A25,<br>EVENTOUT | - | | - | - | 130 | D7 | VSS | S | - | - | - | - | | - | - | 131 | C7 | VDD | S | - | - | - | - | | - | ı | 132 | В7 | PG15 | I/O | FT | - | USART6_CTS, FMC_SDNCAS,<br>EVENTOUT | - | | 55 | 89 | 133 | A10 | PB3(JTDO/TRACES<br>WO) | I/O | FT | - | JTDO/TRACESWO, TIM2_CH2,<br>SPI1_SCK/I2S1_CK,<br>SPI3_SCK/I2S3_CK,<br>SDMMC2_D2, EVENTOUT | - | | 56 | 90 | 134 | A9 | PB4(NJTRST) | I/O | FT | - | NJTRST, TIM3_CH1, SPI1_MISO,<br>SPI3_MISO, SPI2_NSS/I2S2_WS,<br>SDMMC2_D3, EVENTOUT | - | | 57 | 91 | 135 | A6 | PB5 | I/O | FT | (4) | TIM3_CH2, I2C1_SMBA,<br>SPI1_MOSI/I2S1_SD,<br>SPI3_MOSI/I2S3_SD,<br>OTG_HS_ULPI_D7,<br>FMC_SDCKE1, EVENTOUT | - | Table 10. STM32F730x8 pin and ball definition (continued) | ı | Pin N | umbe | er | | | | | , | | |--------|---------|---------|----------|---------------------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------|-------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | 58 | 92 | 136 | В6 | PB6 | I/O | FTf | - | TIM4_CH1, I2C1_SCL,<br>USART1_TX,<br>QUAD SPI_BK1_NCS,<br>FMC_SDNE1, EVENTOUT | - | | 59 | 93 | 137 | B5 | PB7 | I/O | FTf | - | TIM4_CH2, I2C1_SDA,<br>USART1_RX, FMC_NL,<br>EVENTOUT | - | | 60 | 94 | 138 | D6 | BOOT | I | В | - | - | VPP | | 61 | 95 | 139 | A5 | PB8 | I/O | FTf | - | TIM4_CH3, TIM10_CH1,<br>I2C1_SCL, CAN1_RX,<br>SDMMC2_D4, SDMMC1_D4,<br>EVENTOUT | - | | 62 | 96 | 140 | B4 | PB9 | I/O | FTf | - | TIM4_CH4, TIM11_CH1,<br>I2C1_SDA, SPI2_NSS/I2S2_WS,<br>CAN1_TX, SDMMC2_D5,<br>SDMMC1_D5, EVENTOUT | - | | - | 97 | 141 | A4 | PE0 | I/O | FT | ı | TIM4_ETR, LPTIM1_ETR,<br>UART8_Rx, SAI2_MCK_A,<br>FMC_NBL0, EVENTOUT | - | | - | 98 | 142 | А3 | PE1 | I/O | FT | 1 | LPTIM1_IN2, UART8_Tx,<br>FMC_NBL1, EVENTOUT | - | | 63 | 99 | - | D5 | VSS | S | - | - | - | - | | - | - | 143 | C6 | PDR_ON | S | - | - | - | - | | 64 | 10<br>0 | 144 | C5 | VDD | S | - | - | - | - | | - | - | - | D4 | PI4 | I/O | FT | - | TIM8_BKIN, SAI2_MCK_A,<br>FMC_NBL2, EVENTOUT | - | Table 10. STM32F730x8 pin and ball definition (continued) | ı | Pin N | umbe | er | | | | | ban deminion (continued) | | |--------|---------|---------|----------|---------------------------------------------------|----------|---------------|-------|---------------------------------------------|-------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | ı | C4 | PI5 | I/O | FT | 1 | TIM8_CH1, SAI2_SCK_A,<br>FMC_NBL3, EVENTOUT | - | | - | - | - | C3 | PI6 | I/O | FT | - | TIM8_CH2, SAI2_SD_A,<br>FMC_D28, EVENTOUT | - | | - | - | - | C2 | PI7 | I/O | FT | - | TIM8_CH3, SAI2_FS_A,<br>FMC_D29, EVENTOUT | - | | - | - | - | F6 | VSS | S | - | - | - | - | | - | - | - | F7 | VSS | S | - | - | - | - | | - | - | - | F8 | VSS | S | - | - | - | - | | - | - | - | F9 | VSS | S | - | - | - | - | | - | - | - | F10 | VSS | S | - | - | - | - | | - | - | - | G6 | VSS | S | - | - | - | - | | - | - | - | G7 | VSS | S | - | - | - | - | | - | - | - | G8 | VSS | S | - | - | - | - | | - | - | - | G9 | VSS | S | - | - | - | - | | - | - | _ | G10 | VSS | S | - | - | | - | | - | - | - | H6 | VSS | S | - | - | - | - | | - | - | - | H7 | VSS | S | - | - | - | - | | - | - | - | Н8 | VSS | S | - | - | - | - | | - | - | - | Н9 | VSS | S | - | - | - | - | | - | - | - | H10 | VSS | S | - | - | - | - | | - | - | - | J6 | VSS | S | - | - | - | - | | - | - | - | J7 | VSS | S | - | - | - | - | | - | - | - | J8 | VSS | S | - | - | - | - | | - | - | - | J9 | VSS | S | - | - | - | - | | - | - | - | J10 | VSS | S | - | - | - | - | | ı | Pin N | lumb | er | | | | | | | |--------|---------|---------|----------|---------------------------------------------------|----------|---------------|-------|---------------------|-------------------------| | LQFP64 | LQFP100 | LQFP144 | UFBGA176 | Pin name (function<br>after reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | - | - | - | K6 | VSS | S | - | - | - | - | | - | - | - | K7 | VSS | S | - | - | - | - | | - | - | - | K8 | VSS | S | - | - | - | - | | - | - | - | K9 | VSS | S | - | - | - | - | | - | - | - | K10 | VSS | S | - | - | - | - | Table 10. STM32F730x8 pin and ball definition (continued) - 2. PC13, PC14, PC15 and PI8 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 and PI8 in output mode is limited: - The speed should not exceed 2 MHz with a maximum load of 30 pF. - These I/Os must not be used as a current source (e.g. to drive an LED). - 3. Main function after the first backup domain power-up. Later on, it depends on the contents of the RTC registers even after reset (because these registers are not reset by the main reset). - 4. ULPI signals are not available when the USB HS PHY is available. - 5. FT = 5 V tolerant except when in analog mode or oscillator mode (for PC14, PC15, PH0 and PH1). - 6. If the device is in regulator OFF/internal reset ON mode (BYPASS\_REG pin is set to VDD), then PA0 is used as an internal reset (active low). DS12536 Rev 1 69/201 <sup>1.</sup> Function availability depends on the chosen device. Table 11. FMC pin definition | rable 11. Find pill definition | | | | | | | | | | | |--------------------------------|--------------------|------------------|--------|-------|--|--|--|--|--|--| | Pin name | NOR/PSRAM/SR<br>AM | NOR/PSRAM<br>Mux | NAND16 | SDRAM | | | | | | | | PF0 | A0 | - | - | A0 | | | | | | | | PF1 | A1 | - | - | A1 | | | | | | | | PF2 | A2 | - | - | A2 | | | | | | | | PF3 | A3 | - | - | A3 | | | | | | | | PF4 | A4 | - | - | A4 | | | | | | | | PF5 | A5 | - | - | A5 | | | | | | | | PF12 | A6 | - | - | A6 | | | | | | | | PF13 | A7 | - | - | A7 | | | | | | | | PF14 | A8 | - | - | A8 | | | | | | | | PF15 | A9 | - | - | A9 | | | | | | | | PG0 | A10 | - | - | A10 | | | | | | | | PG1 | A11 | - | - | A11 | | | | | | | | PG2 | A12 | - | - | A12 | | | | | | | | PG3 | A13 | - | - | - | | | | | | | | PG4 | A14 | - | - | BA0 | | | | | | | | PG5 | A15 | - | - | BA1 | | | | | | | | PD11 | A16 | A16 | CLE | - | | | | | | | | PD12 | A17 | A17 | ALE | - | | | | | | | | PD13 | A18 | A18 | - | - | | | | | | | | PE3 | A19 | A19 | - | - | | | | | | | | PE4 | A20 | A20 | - | - | | | | | | | | PE5 | A21 | A21 | - | - | | | | | | | | PE6 | A22 | A22 | - | - | | | | | | | | PE2 | A23 | A23 | - | - | | | | | | | | PG13 | A24 | A24 | - | - | | | | | | | | PG14 | A25 | A25 | - | - | | | | | | | | PD14 | D0 | DA0 | D0 | D0 | | | | | | | | PD15 | D1 | DA1 | D1 | D1 | | | | | | | | PD0 | D2 | DA2 | D2 | D2 | | | | | | | | PD1 | D3 | DA3 | D3 | D3 | | | | | | | | PE7 | D4 | DA4 | D4 | D4 | | | | | | | | PE8 | D5 | DA5 | D5 | D5 | | | | | | | | PE9 | D6 | DA6 | D6 | D6 | | | | | | | | PE10 | D7 | DA7 | D7 | D7 | | | | | | | Table 11. FMC pin definition (continued) | | | no pin deminion | Ì | | |----------|--------------------|------------------|--------|-------| | Pin name | NOR/PSRAM/SR<br>AM | NOR/PSRAM<br>Mux | NAND16 | SDRAM | | PE11 | D8 | DA8 | D8 | D8 | | PE12 | D9 | DA9 | D9 | D9 | | PE13 | D10 | DA10 | D10 | D10 | | PE14 | D11 | DA11 | D11 | D11 | | PE15 | D12 | DA12 | D12 | D12 | | PD8 | D13 | DA13 | D13 | D13 | | PD9 | D14 | DA14 | D14 | D14 | | PD10 | D15 | DA15 | D15 | D15 | | PH8 | D16 | - | - | D16 | | PH9 | D17 | - | - | D17 | | PH10 | D18 | - | - | D18 | | PH11 | D19 | - | - | D19 | | PH12 | D20 | - | - | D20 | | PH13 | D21 | - | - | D21 | | PH14 | D22 | - | - | D22 | | PH15 | D23 | - | - | D23 | | PI0 | D24 | - | - | D24 | | PI1 | D25 | - | - | D25 | | PI2 | D26 | - | - | D26 | | PI3 | D27 | - | - | D27 | | PI6 | D28 | - | - | D28 | | PI7 | D29 | - | - | D29 | | PI9 | D30 | - | - | D30 | | PI10 | D31 | - | - | D31 | | PD7 | NE1 | NE1 | - | - | | PG9 | NE2 | NE2 | NCE | - | | PG10 | NE3 | NE3 | - | - | | PG11 | - | - | - | - | | PG12 | NE4 | NE4 | - | - | | PD3 | CLK | CLK | - | - | | PD4 | NOE | NOE | NOE | - | | PD5 | NWE | NWE | NWE | - | | PD6 | NWAIT | NWAIT | NWAIT | - | | PB7 | NADV | NADV | - | - | DS12536 Rev 1 71/201 Table 11. FMC pin definition (continued) | | (oonanaoa) | T | | | |----------|--------------------|------------------|--------|--------| | Pin name | NOR/PSRAM/SR<br>AM | NOR/PSRAM<br>Mux | NAND16 | SDRAM | | PF6 | - | - | - | - | | PF7 | - | - | - | - | | PF8 | - | - | - | - | | PF9 | - | - | - | - | | PF10 | - | - | - | - | | PG6 | - | - | - | - | | PG7 | - | - | INT | - | | PE0 | NBL0 | NBL0 | - | NBL0 | | PE1 | NBL1 | NBL1 | - | NBL1 | | PI4 | NBL2 | - | - | NBL2 | | PI5 | NBL3 | - | - | NBL3 | | PG8 | - | - | - | SDCLK | | PC0 | - | - | - | SDNWE | | PF11 | - | - | - | SDNRAS | | PG15 | - | - | - | SDNCAS | | PH2 | - | - | - | SDCKE0 | | PH3 | - | - | - | SDNE0 | | PH6 | - | - | - | SDNE1 | | PH7 | - | - | - | SDCKE1 | | PH5 | - | - | - | SDNWE | | PC2 | - | - | - | SDNE0 | | PC3 | - | - | - | SDCKE0 | | PB5 | - | - | - | SDCKE1 | | PB6 | - | - | - | SDNE1 | Table 12. STM32F730x8 alternate function mapping | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF15 | |--------|------|------|---------------------------|----------|-------------------------|---------------------|--------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|-----------------------------------------|------------------------------------------------------|-----------------------------------------------------|--------|--------------------------------------|--------------| | Po | ort | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10/1<br>1/LPTIM1 | I2C1/2/3/U<br>SART1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/5 | SPI2/I2S2/<br>SPI3/I2S3/<br>SPI3/I2S3/<br>SAI1/<br>UART4 | SPI2/I2S2/S<br>PI3/I2S3/US<br>ART1/2/3/UA<br>RT5 | SAI2/USART<br>6/UART4/5/7/<br>8/OTG1_FS | CAN1/TIM1<br>2/13/14/QU<br>ADSPI/<br>FMC/<br>OTG2_HS | SAI2/QUAD<br>SPI/SDMM<br>C2/OTG2_<br>HS/OTG1_<br>FS | SDMMC2 | UART7/F<br>MC/SDM<br>MC1/<br>OTG2_FS | sys | | | PA0 | - | TIM2_CH1<br>/TIM2_ET<br>R | TIM5_CH1 | TIM8_ETR | - | - | - | USART2_CT<br>S | UART4_TX | - | SAI2_SD_B | 1 | - | EVEN<br>TOUT | | | PA1 | - | TIM2_CH2 | TIM5_CH2 | - | - | - | - | USART2_RT<br>S | UART4_RX | QUADSPI_<br>BK1_IO3 | SAI2_MCK<br>_B | - | - | EVEN<br>TOUT | | | PA2 | - | TIM2_CH3 | TIM5_CH3 | TIM9_CH1 | - | - | - | USART2_TX | SAI2_SCK_B | -, | -, | - | - | EVEN<br>TOUT | | | PA3 | - | TIM2_CH4 | TIM5_CH4 | TIM9_CH2 | - | - | - | USART2_RX | = | = | OTG_HS_U<br>LPI_D0 | - | - | EVEN<br>TOUT | | | PA4 | - | - | - | - | - | SPI1_NSS<br>/I2S1_WS | SPI3_NSS<br>/I2S3_WS | USART2_CK | - | - | = | - | OTG_HS_<br>SOF | EVEN<br>TOUT | | Port A | PA5 | - | TIM2_CH1<br>/TIM2_ET<br>R | - | TIM8_CH1<br>N | - | SPI1_SCK<br>/I2S1_CK | - | - | - | - | OTG_HS_U<br>LPI_CK | - | - | EVEN<br>TOUT | | | PA6 | - | TIM1_BKI<br>N | TIM3_CH1 | TIM8_BKIN | - | SPI1_MIS<br>O | - | - | - | TIM13_CH1 | - | - | - | EVEN<br>TOUT | | | PA7 | - | TIM1_CH1 | TIM3_CH2 | TIM8_CH1<br>N | - | SPI1_MO<br>SI/I2S1_S<br>D | - | - | - | TIM14_CH1 | - | - | FMC_SDN<br>WE | EVEN<br>TOUT | | | PA8 | MCO1 | TIM1_CH1 | - | TIM8_BKIN | I2C3_SCL | - | - | USART1_CK | - | - | OTG_FS_S<br>OF | - | - | EVEN<br>TOUT | | | PA9 | - | TIM1_CH2 | - | - | I2C3_SMB<br>A | SPI2_SCK<br>/I2S2_CK | - | USART1_TX | - | - | - | - | - | EVEN<br>TOUT | | | PA10 | - | TIM1_CH3 | - | - | - | - | - | USART1_RX | - | - | OTG_FS_I<br>D | - | - | EVEN<br>TOUT | | | PA11 | - | TIM1_CH4 | - | - | - | - | - | USART1_CT<br>S | - | CAN1_RX | OTG_FS_D<br>M | - | - | EVEN<br>TOUT | Pinouts and pin description Table 12. STM32F730x8 alternate function mapping (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF15 | |--------|------|-------------------|---------------------------|----------|-------------------------|---------------------|--------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|-----------------------------------------|------------------------------------------------------|-----------------------------------------------------|--------|--------------------------------------|--------------| | Po | ort | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10/1<br>1/LPTIM1 | I2C1/2/3/U<br>SART1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/5 | SPI2/I2S2/<br>SPI3/I2S3/<br>SPI3/I2S3/<br>SAI1/<br>UART4 | SPI2/I2S2/S<br>PI3/I2S3/US<br>ART1/2/3/UA<br>RT5 | SAI2/USART<br>6/UART4/5/7/<br>8/OTG1_FS | CAN1/TIM1<br>2/13/14/QU<br>ADSPI/<br>FMC/<br>OTG2_HS | SAI2/QUAD<br>SPI/SDMM<br>C2/OTG2_<br>HS/OTG1_<br>FS | SDMMC2 | UART7/F<br>MC/SDM<br>MC1/<br>OTG2_FS | sys | | | PA12 | - | TIM1_ETR | - | - | - | - | - | USART1_RT<br>S | SAI2_FS_B | CAN1_TX | OTG_FS_D<br>P | - | - | EVEN<br>TOUT | | | PA13 | JTMS-<br>SWDIO | - | - | - | - | - | - | - | - | - | - | - | - | EVEN<br>TOUT | | Port A | PA14 | JTCK-<br>SWCLK | - | - | - | - | - | - | - | - | - | - | - | = | EVEN<br>TOUT | | | PA15 | JTDI | TIM2_CH1<br>/TIM2_ET<br>R | - | - | - | SPI1_NSS<br>/I2S1_WS | SPI3_NSS<br>/I2S3_WS | - | UART4_RTS | - | - | - | - | EVEN<br>TOUT | | | PB0 | - | TIM1_CH2<br>N | TIM3_CH3 | TIM8_CH2<br>N | - | - | - | - | UART4_CTS | - | OTG_HS_U<br>LPI_D1 | - | - | EVEN<br>TOUT | | | PB1 | - | TIM1_CH3<br>N | TIM3_CH4 | TIM8_CH3<br>N | - | - | - | - | - | - | OTG_HS_U<br>LPI_D2 | - | - | EVEN<br>TOUT | | | PB2 | - | - | - | - | - | - | SAI1_SD_<br>A | SPI3_MOSI/I<br>2S3_SD | - | QUADSPI_<br>CLK | - | - | - | EVEN<br>TOUT | | | PB3 | JTDO/TR<br>ACESWO | TIM2_CH2 | - | - | - | SPI1_SCK<br>/I2S1_CK | SPI3_SCK<br>/I2S3_CK | - | - | - | SDMMC2_<br>D2 | - | - | EVEN<br>TOUT | | Port B | PB4 | NJTRST | - | TIM3_CH1 | - | - | SPI1_MIS<br>O | SPI3_MIS<br>O | SPI2_NSS/I2<br>S2_WS | - | - | SDMMC2_<br>D3 | - | - | EVEN<br>TOUT | | | PB5 | - | - | TIM3_CH2 | - | I2C1_SMB<br>A | SPI1_MO<br>SI/I2S1_S<br>D | SPI3_MO<br>SI/I2S3_S<br>D | - | - | - | OTG_HS_U<br>LPI_D7 | - | FMC_SDC<br>KE1 | EVEN<br>TOUT | | | PB6 | - | - | TIM4_CH1 | - | I2C1_SCL | - | - | USART1_TX | - | - | QUADSPI_<br>BK1_NCS | - | FMC_SDN<br>E1 | EVEN<br>TOUT | | | PB7 | - | - | TIM4_CH2 | - | I2C1_SDA | - | - | USART1_RX | - | - | - | - | FMC_NL | EVEN<br>TOUT | | | PB8 | 1 | - | TIM4_CH3 | TIM10_CH<br>1 | I2C1_SCL | - | - | - | - | CAN1_RX | SDMMC2_<br>D4 | - | SDMMC1<br>_D4 | EVEN<br>TOUT | Table 12. STM32F730x8 alternate function mapping (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF15 | |--------|------|---------------|---------------|----------|-------------------------|---------------------|--------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|-----------------------------------------|------------------------------------------------------|-----------------------------------------------------|--------|--------------------------------------|--------------| | Po | ort | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10/1<br>1/LPTIM1 | I2C1/2/3/U<br>SART1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/5 | SPI2/I2S2/<br>SPI3/I2S3/<br>SPI3/I2S3/<br>SAI1/<br>UART4 | SPI2/I2S2/S<br>PI3/I2S3/US<br>ART1/2/3/UA<br>RT5 | SAI2/USART<br>6/UART4/5/7/<br>8/OTG1_FS | CAN1/TIM1<br>2/13/14/QU<br>ADSPI/<br>FMC/<br>OTG2_HS | SAI2/QUAD<br>SPI/SDMM<br>C2/OTG2_<br>HS/OTG1_<br>FS | SDMMC2 | UART7/F<br>MC/SDM<br>MC1/<br>OTG2_FS | sys | | | PB9 | - | - | TIM4_CH4 | TIM11_CH1 | I2C1_SDA | SPI2_NSS<br>/I2S2_WS | - | - | - | CAN1_TX | SDMMC2_<br>D5 | - | SDMMC1<br>_D5 | EVEN<br>TOUT | | | PB10 | - | TIM2_CH3 | - | - | I2C2_SCL | SPI2_SCK<br>/I2S2_CK | - | USART3_TX | - | - | OTG_HS_U<br>LPI_D3 | - | - | EVEN<br>TOUT | | | PB11 | - | TIM2_CH4 | - | - | I2C2_SDA | - | - | USART3_RX | - | - | OTG_HS_U<br>LPI_D4 | - | - | EVEN<br>TOUT | | Port B | PB12 | | TIM1_BKI<br>N | | -, | I2C2_SMB<br>A | SPI2_NSS<br>/I2S2_WS | -, | USART3_CK | - | -, | OTG_HS_U<br>LPI_D5 | - | OTG_HS_<br>ID | EVEN<br>TOUT | | | PB13 | - | TIM1_CH1<br>N | - | - | - | SPI2_SCK<br>/I2S2_CK | - | USART3_CT<br>S | - | - | OTG_HS_U<br>LPI_D6 | - | - | EVEN<br>TOUT | | | PB14 | - | TIM1_CH2<br>N | - | TIM8_CH2<br>N | - | SPI2_MIS<br>O | - | USART3_RT<br>S | - | TIM12_CH1 | SDMMC2_<br>D0 | - | OTG_HS_<br>DM | EVEN<br>TOUT | | | PB15 | RTC_REF<br>IN | TIM1_CH3<br>N | - | TIM8_CH3<br>N | - | SPI2_MO<br>SI/I2S2_S<br>D | - | - | - | TIM12_CH2 | SDMMC2_<br>D1 | - | OTG_HS_<br>DP | EVEN<br>TOUT | | | PC0 | - | - | - | - | - | - | - | - | SAI2_FS_B | - | OTG_HS_U<br>LPI_STP | - | FMC_SDN<br>WE | EVEN<br>TOUT | | Port C | PC1 | TRACED0 | - | - | - | - | SPI2_MO<br>SI/I2S2_S<br>D | SAI1_SD_<br>A | - | - | - | - | - | - | EVEN<br>TOUT | | FUILC | PC2 | - | - | - | - | - | SPI2_MIS<br>O | - | - | - | - | OTG_HS_U<br>LPI_DIR | - | FMC_SDN<br>E0 | EVEN<br>TOUT | | | PC3 | - | - | - | - | - | SPI2_MO<br>SI/I2S2_S<br>D | - | - | - | - | OTG_HS_U<br>LPI_NXT | - | FMC_SDC<br>KE0 | EVEN<br>TOUT | Pinouts and pin description Table 12. STM32F730x8 alternate function mapping (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF15 | |--------|------|---------|--------|----------|-------------------------|---------------------|--------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|-----------------------------------------|------------------------------------------------------|-----------------------------------------------------|--------|--------------------------------------|--------------| | Po | ort | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10/1<br>1/LPTIM1 | I2C1/2/3/U<br>SART1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/5 | SPI2/I2S2/<br>SPI3/I2S3/<br>SPI3/I2S3/<br>SAI1/<br>UART4 | SPI2/I2S2/S<br>PI3/I2S3/US<br>ART1/2/3/UA<br>RT5 | SAI2/USART<br>6/UART4/5/7/<br>8/OTG1_FS | CAN1/TIM1<br>2/13/14/QU<br>ADSPI/<br>FMC/<br>OTG2_HS | SAI2/QUAD<br>SPI/SDMM<br>C2/OTG2_<br>HS/OTG1_<br>FS | SDMMC2 | UART7/F<br>MC/SDM<br>MC1/<br>OTG2_FS | sys | | | PC4 | - | - | - | - | - | I2S1_MCK | - | - | - | - | - | - | FMC_SDN<br>E0 | EVEN<br>TOUT | | | PC5 | - | - | - | - | - | - | - | - | - | - | - | - | FMC_SDC<br>KE0 | EVEN<br>TOUT | | | PC6 | - | - | TIM3_CH1 | TIM8_CH1 | - | I2S2_MCK | - | - | USART6_TX | - | SDMMC2_<br>D6 | - | SDMMC1<br>_D6 | EVEN<br>TOUT | | | PC7 | - | - | TIM3_CH2 | TIM8_CH2 | - | - | 12S3_MCK | - | USART6_RX | - | SDMMC2_<br>D7 | - | SDMMC1<br>_D7 | EVEN<br>TOUT | | | PC8 | TRACED1 | - | TIM3_CH3 | TIM8_CH3 | - | - | - | UART5_RTS | USART6_CK | - | - | - | SDMMC1<br>_D0 | EVEN<br>TOUT | | | PC9 | MCO2 | 1 | TIM3_CH4 | TIM8_CH4 | I2C3_SDA | I2S_CKIN | - | UART5_CTS | - | QUADSPI_<br>BK1_IO0 | - | - | SDMMC1<br>_D1 | EVEN<br>TOUT | | Port C | PC10 | - | - | - | - | - | - | SPI3_SCK<br>/I2S3_CK | USART3_TX | UART4_TX | QUADSPI_<br>BK1_IO1 | - | - | SDMMC1<br>_D2 | EVEN<br>TOUT | | | PC11 | - | - | - | - | - | - | SPI3_MIS<br>O | USART3_RX | UART4_RX | QUADSPI_<br>BK2_NCS | - | - | SDMMC1<br>_D3 | EVEN<br>TOUT | | | PC12 | TRACED3 | - | - | - | - | - | SPI3_MO<br>SI/I2S3_S<br>D | USART3_CK | UART5_TX | - | - | - | SDMMC1<br>_CK | EVEN<br>TOUT | | | PC13 | - | - | - | - | - | - | - | - | - | - | - | - | - | EVEN<br>TOUT | | | PC14 | - | - | - | - | - | - | - | - | - | - | - | - | - | EVEN<br>TOUT | | | PC15 | - | - | - | - | - | - | - | - | - | - | - | - | - | EVEN<br>TOUT | Table 12. STM32F730x8 alternate function mapping (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF15 | |--------|------|---------|--------|----------|-------------------------|---------------------|--------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|-----------------------------------------|------------------------------------------------------|-----------------------------------------------------|----------------|--------------------------------------|--------------| | Po | ort | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10/1<br>1/LPTIM1 | I2C1/2/3/U<br>SART1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/5 | SPI2/I2S2/<br>SPI3/I2S3/<br>SPI3/I2S3/<br>SAI1/<br>UART4 | SPI2/I2S2/S<br>PI3/I2S3/US<br>ART1/2/3/UA<br>RT5 | SAI2/USART<br>6/UART4/5/7/<br>8/OTG1_FS | CAN1/TIM1<br>2/13/14/QU<br>ADSPI/<br>FMC/<br>OTG2_HS | SAI2/QUAD<br>SPI/SDMM<br>C2/OTG2_<br>HS/OTG1_<br>FS | SDMMC2 | UART7/F<br>MC/SDM<br>MC1/<br>OTG2_FS | sys | | | PD0 | - | - | - | - | - | - | - | - | - | CAN1_RX | - | - | FMC_D2 | EVEN<br>TOUT | | | PD1 | - | - | - | - | - | - | - | - | - | CAN1_TX | - | - | FMC_D3 | EVEN<br>TOUT | | | PD2 | TRACED2 | - | TIM3_ETR | - | - | - | - | - | UART5_RX | - | - | - | SDMMC1<br>_CMD | EVEN<br>TOUT | | | PD3 | - | - | - | - | - | SPI2_SCK<br>/I2S2_CK | - | USART2_CT<br>S | - | - | - | - | FMC_CLK | EVEN<br>TOUT | | | PD4 | - | - | - | - | - | - | - | USART2_RT<br>S | - | - | - | - | FMC_NO<br>E | EVEN<br>TOUT | | | PD5 | - | - | - | - | - | - | - | USART2_TX | - | - | - | - | FMC_NW<br>E | EVEN<br>TOUT | | Port D | PD6 | - | - | - | - | - | SPI3_MO<br>SI/I2S3_S<br>D | SAI1_SD_<br>A | USART2_RX | - | - | - | SDMMC2<br>_CK | FMC_NW<br>AIT | EVEN<br>TOUT | | | PD7 | - | - | - | - | - | - | - | USART2_CK | - | - | - | SDMMC2<br>_CMD | FMC_NE1 | EVEN<br>TOUT | | | PD8 | - | - | - | - | - | - | - | USART3_TX | - | - | - | - | FMC_D13 | EVEN<br>TOUT | | | PD9 | - | - | - | - | - | - | - | USART3_RX | - | - | - | - | FMC_D14 | EVEN<br>TOUT | | | PD10 | - | - | - | - | - | - | - | USART3_CK | - | - | - | - | FMC_D15 | EVEN<br>TOUT | | | PD11 | - | - | - | - | - | - | - | USART3_CT<br>S | - | QUADSPI_<br>BK1_IO0 | SAI2_SD_A | - | FMC_A16/<br>FMC_CLE | EVEN<br>TOUT | | | PD12 | - | - | TIM4_CH1 | LPTIM1_IN<br>1 | - | - | - | USART3_RT<br>S | - | QUADSPI_<br>BK1_IO1 | SAI2_FS_A | - | FMC_A17/<br>FMC_ALE | EVEN<br>TOUT | | | PD13 | - | - | TIM4_CH2 | LPTIM1_O<br>UT | - | - | - | - | - | QUADSPI_<br>BK1_IO3 | SAI2_SCK_<br>A | - | FMC_A18 | EVEN<br>TOUT | | D- 4.5 | PD14 | - | - | TIM4_CH3 | - | - | - | - | - | UART8_CTS | - | - | - | FMC_D0 | EVEN<br>TOUT | | Port D | PD15 | - | - | TIM4_CH4 | - | - | - | - | - | UART8_RTS | - | - | - | FMC_D1 | EVEN<br>TOUT | 78/201 | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF15 | |--------|------|--------------|----------------|----------|-------------------------|---------------------|--------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|-----------------------------------------|------------------------------------------------------|-----------------------------------------------------|--------|--------------------------------------|--------------| | Po | ort | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10/1<br>1/LPTIM1 | I2C1/2/3/U<br>SART1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/5 | SPI2/I2S2/<br>SPI3/I2S3/<br>SPI3/I2S3/<br>SAI1/<br>UART4 | SPI2/I2S2/S<br>PI3/I2S3/US<br>ART1/2/3/UA<br>RT5 | SAI2/USART<br>6/UART4/5/7/<br>8/OTG1_FS | CAN1/TIM1<br>2/13/14/QU<br>ADSPI/<br>FMC/<br>OTG2_HS | SAI2/QUAD<br>SPI/SDMM<br>C2/OTG2_<br>HS/OTG1_<br>FS | SDMMC2 | UART7/F<br>MC/SDM<br>MC1/<br>OTG2_FS | sys | | | PE0 | - | - | TIM4_ETR | LPTIM1_ET<br>R | - | - | - | - | UART8_Rx | - | SAI2_MCK<br>_A | - | FMC_NBL<br>0 | EVEN<br>TOUT | | | PE1 | - | - | - | LPTIM1_IN<br>2 | - | - | - | - | UART8_Tx | - | - | - | FMC_NBL | EVEN<br>TOUT | | | PE2 | TRACECL<br>K | - | - | - | - | SPI4_SCK | SAI1_MCL<br>K_A | - | - | QUADSPI_<br>BK1_IO2 | - | - | FMC_A23 | EVEN<br>TOUT | | | PE3 | TRACED0 | - | - | - | - | - | SAI1_SD_<br>B | - | - | - | - | - | FMC_A19 | EVEN<br>TOUT | | | PE4 | TRACED1 | - | - | - | - | SPI4_NSS | SAI1_FS_<br>A | - | - | - | - | - | FMC_A20 | EVEN<br>TOUT | | | PE5 | TRACED2 | - | - | TIM9_CH1 | - | SPI4_MIS<br>O | SAI1_SCK<br>_A | - | - | - | - | - | FMC_A21 | EVEN<br>TOUT | | Port E | PE6 | TRACED3 | TIM1_BKI<br>N2 | - | TIM9_CH2 | - | SPI4_MO<br>SI | SAI1_SD_<br>A | - | - | - | SAI2_MCK<br>_B | - | FMC_A22 | EVEN<br>TOUT | | TOILE | PE7 | - | TIM1_ETR | - | - | - | - | - | - | UART7_Rx | - | QUADSPI_<br>BK2_IO0 | - | FMC_D4 | EVEN<br>TOUT | | | PE8 | - | TIM1_CH1<br>N | - | - | - | - | - | - | UART7_Tx | - | QUADSPI_<br>BK2_IO1 | 1 | FMC_D5 | EVEN<br>TOUT | | | PE9 | - | TIM1_CH1 | - | - | - | - | - | - | UART7_RTS | - | QUADSPI_<br>BK2_IO2 | - | FMC_D6 | EVEN<br>TOUT | | | PE10 | - | TIM1_CH2<br>N | - | - | - | - | - | - | UART7_CTS | 1 | QUADSPI_<br>BK2_IO3 | ı | FMC_D7 | EVEN<br>TOUT | | | PE11 | - | TIM1_CH2 | - | - | - | SPI4_NSS | - | - | - | - | SAI2_SD_B | - | FMC_D8 | EVEN<br>TOUT | | | PE12 | - | TIM1_CH3<br>N | - | - | - | SPI4_SCK | - | - | - | - | SAI2_SCK_<br>B | - | FMC_D9 | EVEN<br>TOUT | | | PE13 | - | TIM1_CH3 | - | - | - | SPI4_MIS<br>O | - | - | - | - | SAI2_FS_B | - | FMC_D10 | EVEN<br>TOUT | | Port E | PE14 | - | TIM1_CH4 | - | - | - | SPI4_MO<br>SI | - | - | - | - | SAI2_MCK<br>_B | - | FMC_D11 | EVEN<br>TOUT | | FUILE | PE15 | - | TIM1_BKI<br>N | - | - | - | - | - | - | - | - | - | - | FMC_D12 | EVEN<br>TOUT | Table 12. STM32F730x8 alternate function mapping (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF15 | |--------|------|-----|--------|----------|-------------------------|---------------------|--------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|-----------------------------------------|------------------------------------------------------|-----------------------------------------------------|--------|--------------------------------------|--------------| | Po | ort | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10/1<br>1/LPTIM1 | I2C1/2/3/U<br>SART1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/5 | SPI2/I2S2/<br>SPI3/I2S3/<br>SPI3/I2S3/<br>SAI1/<br>UART4 | SPI2/I2S2/S<br>PI3/I2S3/US<br>ART1/2/3/UA<br>RT5 | SAI2/USART<br>6/UART4/5/7/<br>8/OTG1_FS | CAN1/TIM1<br>2/13/14/QU<br>ADSPI/<br>FMC/<br>OTG2_HS | SAI2/QUAD<br>SPI/SDMM<br>C2/OTG2_<br>HS/OTG1_<br>FS | SDMMC2 | UART7/F<br>MC/SDM<br>MC1/<br>OTG2_FS | sys | | | PF0 | - | - | - | - | I2C2_SDA | - | - | - | - | - | - | - | FMC_A0 | EVEN<br>TOUT | | | PF1 | - | - | - | - | I2C2_SCL | - | - | - | - | - | - | - | FMC_A1 | EVEN<br>TOUT | | | PF2 | - | - | - | - | I2C2_SMB<br>A | - | - | - | - | - | - | - | FMC_A2 | EVEN<br>TOUT | | | PF3 | - | - | - | - | - | - | - | - | - | - | - | - | FMC_A3 | EVEN<br>TOUT | | | PF4 | - | - | - | - | - | - | - | - | - | - | - | - | FMC_A4 | EVEN<br>TOUT | | | PF5 | - | - | - | - | - | - | - | - | - | - | - | - | FMC_A5 | EVEN<br>TOUT | | Port F | PF6 | - | - | - | TIM10_CH<br>1 | - | SPI5_NSS | SAI1_SD_<br>B | - | UART7_Rx | QUADSPI_<br>BK1_IO3 | - | - | - | EVEN<br>TOUT | | | PF7 | - | - | - | TIM11_CH1 | - | SPI5_SCK | SAI1_MCL<br>K_B | - | UART7_Tx | QUADSPI_<br>BK1_IO2 | - | - | - | EVEN<br>TOUT | | | PF8 | - | - | - | - | - | SPI5_MIS<br>O | SAI1_SCK<br>_B | - | UART7_RTS | TIM13_CH1 | QUADSPI_<br>BK1_IO0 | - | - | EVEN<br>TOUT | | | PF9 | - | - | - | - | - | SPI5_MO<br>SI | SAI1_FS_<br>B | - | UART7_CTS | TIM14_CH1 | QUADSPI_<br>BK1_IO1 | - | - | EVEN<br>TOUT | | | PF10 | - | - | - | - | - | - | - | - | - | - | - | - | - | EVEN<br>TOUT | | | PF11 | - | - | - | - | - | SPI5_MO<br>SI | - | - | - | - | SAI2_SD_B | - | FMC_SDN<br>RAS | EVEN<br>TOUT | | | PF12 | - | - | - | - | - | - | - | - | - | - | - | - | FMC_A6 | EVEN<br>TOUT | | | PF13 | - | - | - | - | - | - | - | - | - | - | - | - | FMC_A7 | EVEN<br>TOUT | | Port F | PF14 | - | - | - | - | - | - | - | - | - | - | - | - | FMC_A8 | EVEN<br>TOUT | | | PF15 | - | - | - | - | - | - | - | - | - | - | - | - | FMC_A9 | EVEN<br>TOUT | Pinouts and pin description Table 12. STM32F730x8 alternate function mapping (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF15 | |--------|------|-----|--------|----------|-------------------------|---------------------|--------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|-----------------------------------------|------------------------------------------------------|-----------------------------------------------------|---------------|--------------------------------------|--------------| | Po | ort | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10/1<br>1/LPTIM1 | I2C1/2/3/U<br>SART1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/5 | SPI2/I2S2/<br>SPI3/I2S3/<br>SPI3/I2S3/<br>SAI1/<br>UART4 | SPI2/I2S2/S<br>PI3/I2S3/US<br>ART1/2/3/UA<br>RT5 | SAI2/USART<br>6/UART4/5/7/<br>8/OTG1_FS | CAN1/TIM1<br>2/13/14/QU<br>ADSPI/<br>FMC/<br>OTG2_HS | SAI2/QUAD<br>SPI/SDMM<br>C2/OTG2_<br>HS/OTG1_<br>FS | SDMMC2 | UART7/F<br>MC/SDM<br>MC1/<br>OTG2_FS | sys | | | PG0 | - | - | - | - | - | - | - | - | - | - | - | - | FMC_A10 | EVEN<br>TOUT | | | PG1 | - | - | - | - | - | - | - | - | - | ı | - | - | FMC_A11 | EVEN<br>TOUT | | | PG2 | - | - | - | - | ı | - | - | - | - | 1 | - | - | FMC_A12 | EVEN<br>TOUT | | | PG3 | - | - | - | - | - | - | - | - | - | - | - | - | FMC_A13 | EVEN<br>TOUT | | | PG4 | - | - | - | - | - | - | - | - | - | - | - | - | FMC_A14/<br>FMC_BA0 | EVEN<br>TOUT | | Port G | PG5 | - | - | - | - | - | - | - | - | - | - | - | - | FMC_A15/<br>FMC_BA1 | EVEN<br>TOUT | | | PG6 | - | - | - | - | - | - | - | - | - | - | - | - | - | EVEN<br>TOUT | | | PG7 | - | - | - | - | - | - | - | - | USART6_CK | - | - | - | FMC_INT | EVEN<br>TOUT | | | PG8 | - | - | - | - | - | - | - | - | USART6_RT<br>S | - | - | - | FMC_SDC<br>LK | EVEN<br>TOUT | | | PG9 | - | - | - | - | - | - | - | - | USART6_RX | QUADSPI_<br>BK2_IO2 | SAI2_FS_B | SDMMC2<br>_D0 | FMC_NE2<br>/FMC_NC<br>E | EVEN<br>TOUT | | | PG10 | - | - | - | - | - | - | - | - | - | - | SAI2_SD_B | SDMMC2<br>_D1 | FMC_NE3 | EVEN<br>TOUT | Table 12. STM32F730x8 alternate function mapping (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF15 | |--------|------|---------|--------|----------|-------------------------|---------------------|--------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|-----------------------------------------|------------------------------------------------------|-----------------------------------------------------|---------------|--------------------------------------|--------------| | Po | ort | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10/1<br>1/LPTIM1 | I2C1/2/3/U<br>SART1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/5 | SPI2/I2S2/<br>SPI3/I2S3/<br>SPI3/I2S3/<br>SAI1/<br>UART4 | SPI2/I2S2/S<br>PI3/I2S3/US<br>ART1/2/3/UA<br>RT5 | SAI2/USART<br>6/UART4/5/7/<br>8/OTG1_FS | CAN1/TIM1<br>2/13/14/QU<br>ADSPI/<br>FMC/<br>OTG2_HS | SAI2/QUAD<br>SPI/SDMM<br>C2/OTG2_<br>HS/OTG1_<br>FS | SDMMC2 | UART7/F<br>MC/SDM<br>MC1/<br>OTG2_FS | sys | | | PG11 | - | - | - | - | - | - | - | - | - | - | SDMMC2_<br>D2 | - | - | EVEN<br>TOUT | | | PG12 | - | - | - | LPTIM1_IN<br>1 | -, | <b>-</b> , | | - | USART6_RT<br>S | | | SDMMC2<br>_D3 | FMC_NE4 | EVEN<br>TOUT | | Port G | PG13 | TRACED0 | - | - | LPTIM1_O<br>UT | - | - | - | - | USART6_CT<br>S | - | - | - | FMC_A24 | EVEN<br>TOUT | | | PG14 | TRACED1 | - | - | LPTIM1_ET<br>R | - | - | - | - | USART6_TX | QUADSPI_<br>BK2_IO3 | - | - | FMC_A25 | EVEN<br>TOUT | | | PG15 | - | - | - | - | - | - | - | - | USART6_CT<br>S | - | - | - | FMC_SDN<br>CAS | EVEN<br>TOUT | | | PH0 | - | - | ı | - | - | - | - | - | - | - | - | - | - | EVEN<br>TOUT | | | PH1 | - | - | - | - | - | - | - | - | - | - | - | - | - | EVEN<br>TOUT | | | PH2 | - | - | - | LPTIM1_IN<br>2 | - | - | - | - | - | QUADSPI_<br>BK2_IO0 | SAI2_SCK_<br>B | - | FMC_SDC<br>KE0 | EVEN<br>TOUT | | Port H | PH3 | - | - | - | - | - | - | - | - | - | QUADSPI_<br>BK2_IO1 | SAI2_MCK<br>_B | - | FMC_SDN<br>E0 | EVEN<br>TOUT | | lottii | PH4 | - | - | - | - | I2C2_SCL | - | - | - | - | - | OTG_HS_U<br>LPI_NXT | - | - | EVEN<br>TOUT | | | PH5 | - | - | - | - | I2C2_SDA | SPI5_NSS | - | - | - | - | - | - | FMC_SDN<br>WE | EVEN<br>TOUT | | | PH6 | - | - | - | - | I2C2_SMB<br>A | SPI5_SCK | - | - | - | TIM12_CH1 | - | - | FMC_SDN<br>E1 | EVEN<br>TOUT | | | PH7 | - | - | - | - | I2C3_SCL | SPI5_MIS<br>O | - | - | - | - | - | - | FMC_SDC<br>KE1 | EVEN<br>TOUT | 82/201 EVEN TOUT EVEN TOUT EVEN TOUT FMC\_NBL FMC\_NBL FMC\_D28 SAI2\_MCK \_A SAI2\_SCK\_ A SAI2\_SD\_A | | | | | T | able 12. § | STM32F7 | 30x8 alte | rnate fur | nction map | ping (cont | inued) | | | | | |----------|------|-----|--------|----------|-------------------------|---------------------|--------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|-----------------------------------------|------------------------------------------------------|-----------------------------------------------------|--------|--------------------------------------|--------------| | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF15 | | Po | ort | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10/1<br>1/LPTIM1 | I2C1/2/3/U<br>SART1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/5 | SPI2/I2S2/<br>SPI3/I2S3/<br>SPI3/I2S3/<br>SAI1/<br>UART4 | SPI2/I2S2/S<br>PI3/I2S3/US<br>ART1/2/3/UA<br>RT5 | SAI2/USART<br>6/UART4/5/7/<br>8/OTG1_FS | CAN1/TIM1<br>2/13/14/QU<br>ADSPI/<br>FMC/<br>OTG2_HS | SAI2/QUAD<br>SPI/SDMM<br>C2/OTG2_<br>HS/OTG1_<br>FS | SDMMC2 | UART7/F<br>MC/SDM<br>MC1/<br>OTG2_FS | sys | | | PH8 | - | - | - | - | I2C3_SDA | - | - | - | - | - | - | - | FMC_D16 | EVEN<br>TOUT | | | PH9 | - | - | - | - | I2C3_SMB<br>A | - | - | - | - | TIM12_CH2 | - | - | FMC_D17 | EVEN<br>TOUT | | | PH10 | - | - | TIM5_CH1 | - | - | - | - | - | - | - | - | - | FMC_D18 | EVEN<br>TOUT | | D . 1.1. | PH11 | - | - | TIM5_CH2 | - | - | - | - | - | - | - | - | - | FMC_D19 | EVEN<br>TOUT | | Port H | PH12 | - | - | TIM5_CH3 | - | - | - | - | - | - | - | - | - | FMC_D20 | EVEN<br>TOUT | | | PH13 | - | - | - | TIM8_CH1<br>N | - | - | - | - | UART4_TX | CAN1_TX | - | - | FMC_D21 | EVEN<br>TOUT | | | PH14 | - | - | - | TIM8_CH2<br>N | - | - | - | - | UART4_RX | CAN1_RX | - | - | FMC_D22 | EVEN<br>TOUT | | | PH15 | - | - | - | TIM8_CH3<br>N | - | - | - | - | - | - | - | - | FMC_D23 | EVEN<br>TOUT | | | PI0 | - | - | TIM5_CH4 | - | - | SPI2_NSS<br>/I2S2_WS | - | - | - | - | - | - | FMC_D24 | EVEN<br>TOUT | | | PI1 | - | - | - | TIM8_BKIN | - | SPI2_SCK<br>/I2S2_CK | - | - | - | - | - | - | FMC_D25 | EVEN<br>TOUT | | | PI2 | - | - | - | TIM8_CH4 | - | SPI2_MIS<br>O | - | - | - | - | - | - | FMC_D26 | EVEN<br>TOUT | | Port I | PI3 | - | - | - | TIM8_ETR | - | SPI2_MO<br>SI/I2S2_S<br>D | - | - | - | - | - | - | FMC_D27 | EVEN<br>TOUT | TIM8\_BKIN TIM8\_CH1 TIM8\_CH2 PI5 PI6 Table 12. STM32F730x8 alternate function mapping (continued) | | | | , | | | | | | iction map | 1. 3 ( | , | | | | | |--------|------|-----|--------|----------|-------------------------|---------------------|--------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|-----------------------------------------|------------------------------------------------------|-----------------------------------------------------|--------|--------------------------------------|--------------| | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF15 | | Po | ort | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10/1<br>1/LPTIM1 | I2C1/2/3/U<br>SART1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/5 | SPI2/I2S2/<br>SPI3/I2S3/<br>SPI3/I2S3/<br>SAI1/<br>UART4 | SPI2/I2S2/S<br>PI3/I2S3/US<br>ART1/2/3/UA<br>RT5 | SAI2/USART<br>6/UART4/5/7/<br>8/OTG1_FS | CAN1/TIM1<br>2/13/14/QU<br>ADSPI/<br>FMC/<br>OTG2_HS | SAI2/QUAD<br>SPI/SDMM<br>C2/OTG2_<br>HS/OTG1_<br>FS | SDMMC2 | UART7/F<br>MC/SDM<br>MC1/<br>OTG2_FS | sys | | | PI7 | - | - | - | TIM8_CH3 | - | - | - | - | - | - | SAI2_FS_A | - | FMC_D29 | EVEN<br>TOUT | | | PI8 | ı | - | - | - | - | - | - | - | - | - | - | ı | - | EVEN<br>TOUT | | | PI9 | i | - | - | - | ı | - | - | - | UART4_RX | CAN1_RX | - | ı | FMC_D30 | EVEN<br>TOUT | | | PI10 | ı | - | - | - | ı | - | - | - | - | - | - | 1 | FMC_D31 | EVEN<br>TOUT | | Port I | PI11 | ı | - | - | - | - | - | - | - | - | - | OTG_HS_U<br>LPI_DIR | ı | - | EVEN<br>TOUT | | | PI12 | - | - | - | - | - | - | - | - | - | - | - | - | - | EVEN<br>TOUT | | | PI13 | - | - | - | - | - | - | - | - | - | - | - | - | - | EVEN<br>TOUT | | | PI14 | - | - | - | - | - | - | - | - | - | - | - | - | - | EVEN<br>TOUT | | | PI15 | - | - | - | - | - | - | - | - | - | - | - | - | - | EVEN<br>TOUT | Memory mapping STM32F730x8 # 5 Memory mapping Refer to the product line reference manual for details on the memory mapping as well as the boundary addresses for all peripherals. # 6 Electrical characteristics ### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. ### 6.1.1 Minimum and maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\sigma$ ). ### 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = 3.3 V (for the 1.7 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean±2σ). ### 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ### 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 17. ### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 18*. DS12536 Rev 1 85/201 # 6.1.6 Power supply scheme Backup circuitry (OSC32K,RTC, wer switch VBAT = Wakeup logic 1.65 to 3.6V Backup registers, backup RAM) evel shifter Ю GP I/Os Logic V<sub>DDS</sub>DMMC V<sub>DDSDMMC</sub> 100 nF PG[9..12], PD[6,7] Ю Logic Kernel logic (CPU, digital 2 × 2.2 µF & RAM) V<sub>DD</sub> ...11/12 Voltage regulator 12 × 100 nF + 1 × 4.7 μF BYPASS\_REG Flash memory $V_{DDUSB}$ $V_{\rm DDUSB}$ OTG FS PHY 100 nF Reset PDR\_ON controller $V_{DDA}$ VREF V<sub>REF+</sub> Analog: RCs, PLI 100 nF 100 nF V<sub>REF</sub>-ADC V<sub>SSA</sub> MSv42076V2 Figure 19. STM32F730x8 power supply scheme - The two 2.2 µF ceramic capacitors should be replaced by two 100 nF decoupling capacitors when the voltage regulator is OFF. - 2. The 4.7 $\mu\text{F}$ ceramic capacitor must be connected to one of the $V_{DD}$ pin. - 3. $V_{DDA}=V_{DD}$ and $V_{SSA}=V_{SS}$ . Figure 20. STM32F730x8 power supply scheme 1. The $V_{DDUSB}$ allows supplying the PHY FS in PA11/PA12 and the PHY HS on PB14/PB15. - 2. The two 2.2 $\mu$ F ceramic capacitors should be replaced by two 100 nF decoupling capacitors when the voltage regulator is OFF. - 3. The 4.7 $\mu$ F ceramic capacitor must be connected to one of the $V_{DD}$ pin. - 4. $V_{DDA}=V_{DD}$ and $V_{SSA}=V_{SS}$ #### Caution: Each power supply pair ( $V_{DD}/V_{SS}$ , $V_{DDA}/V_{SSA}$ ...) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure good operation of the device. It is not recommended to remove filtering capacitors to reduce PCB size or cost. This might cause incorrect operation of the device. ## 6.1.7 Current consumption measurement IDD\_VBAT VBAT VDDA Figure 21. Current consumption measurement scheme # 6.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 13: Voltage characteristics*, *Table 14: Current characteristics*, and *Table 15: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. The device mission profile (application conditions) is compliant with JEDEC JESD47 Qualification Standard. Extended mission profiles are available on demand. | Symbol | Ratings | Min | Max | Unit | | | |----------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|------|--|--| | V <sub>DD</sub> -V <sub>SS</sub> | External main supply voltage (including $V_{DDA}$ , $V_{DD}$ , $V_{BAT}$ , $V_{DDUSB}$ and $V_{DDSDMMC}$ ) (1) | - 0.3 | 4.0 | | | | | V <sub>IN</sub> | Input voltage on FT pins <sup>(2)</sup> | V <sub>SS</sub> - 0.3 | V <sub>DD</sub> +4.0 | | | | | | Input voltage on TTa pins | V <sub>SS</sub> - 0.3 | 4.0 | V | | | | | Input voltage on any other pin | V <sub>SS</sub> - 0.3 | 4.0 | | | | | | Input voltage on BOOT pin | V <sub>SS</sub> | 9.0 | | | | Table 13. Voltage characteristics 88/201 DS12536 Rev 1 | Symbol | Ratings | Min | Max | Unit | |-----------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------|-----|------| | $ \Delta V_{DDx} $ | Variations between different V <sub>DD</sub> power pins | | 50 | mV | | V <sub>SSX</sub> -V <sub>SS</sub> | Variations between all the different ground pins <sup>(3)</sup> | - | 50 | IIIV | | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | see Section 6.3.18:<br>Absolute maximum<br>ratings (electrical<br>sensitivity) | | - | Table 13. Voltage characteristics (continued) - All main power (V<sub>DD</sub>, V<sub>DDSDMMC</sub>, V<sub>DDUSB</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. - V<sub>IN</sub> maximum value must always be respected. Refer to Table 14 for the values of the maximum allowed injected current. - 3. Include VREF- pin. **Table 14. Current characteristics** | Symbol | Ratings | Max. | Unit | |------------------------------------|--------------------------------------------------------------------------------------|--------|------| | Σl <sub>VDD</sub> | Total current into sum of all V <sub>DD_x</sub> power lines (source) <sup>(1)</sup> | 300 | | | Σ I <sub>VSS</sub> | Total current out of sum of all V <sub>SS_x</sub> ground lines (sink) <sup>(1)</sup> | - 300 | | | Σ I <sub>VDDUSB</sub> | Total current into V <sub>DDUSB</sub> power line (source) | | | | Σ I <sub>VDDSDMMC</sub> | Total current into V <sub>DDSDMMC</sub> power line (source) | 60 | | | I <sub>VDD</sub> | Maximum current into each V <sub>DD_x</sub> power line (source) <sup>(1)</sup> | 100 | | | I <sub>VDDSDMMC</sub> | Maximum current into V <sub>DDSDMMC</sub> power line (source): PG[12:9], PD[7:6] | 100 | | | I <sub>VSS</sub> | Maximum current out of each V <sub>SS_x</sub> ground line (sink) <sup>(1)</sup> | | | | , | Output current sunk by any I/O and control pin | 25 | mA | | l <sub>IO</sub> | Output current sourced by any I/Os and control pin | | | | | Total output current sunk by sum of all I/O and control pins (2) | 120 | | | $\Sigma I_{IO}$ | Total output current sunk by sum of all USB I/Os | 25 | | | | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup> | | | | 1 | Injected current on FT, FTf, RST and B pins (3) | - 5/+0 | | | I <sub>INJ(PIN)</sub> | Injected current on TTa pins <sup>(4)</sup> | ±5 | | | $\Sigma I_{\text{INJ(PIN)}}^{(4)}$ | Total injected current (sum of all I/O and control pins) <sup>(5)</sup> | ±25 | | - All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. - 2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count LQFP packages. - 3. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value. - A positive injection is induced by V<sub>IN</sub>>V<sub>DDA</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 13: Voltage characteristics* for the values of the maximum allowed input voltage. - When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). DS12536 Rev 1 89/201 **Table 15. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|--------------|------| | T <sub>STG</sub> | Storage temperature range | - 65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 125 | | #### 6.3 **Operating conditions** #### 6.3.1 General operating conditions Table 16. General operating conditions | Symbol | Parameter | Conditions <sup>(1)</sup> | | Min | Тур | Max | Unit | |------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------|--------------------|-----|--------------------|------| | | | Power Scale 3 (VOS[1:0] bits in PWR_CR register = 0x01), Regulator ON, over-drive OFF | | 0 | - | 144 | | | fнськ | | Power Scale 2 (VOS[1:0] bits in PWR CR register = 0x10), | Over-<br>drive<br>OFF | 0 | - | 168 | | | | Internal AHB clock frequency | Regulator ON | Over-<br>drive<br>ON | | - | 180 | MHz | | | | Power Scale 1 (VOS[1:0] bits in PWR CR register= 0x11), | Over-<br>drive<br>OFF | 0 | - | 180 | | | | | Regulator ON | Over-<br>drive<br>ON | | - | 216 <sup>(2)</sup> | | | f | Internal APB1 clock frequency | Over-drive OFF | | | - | 45 | | | f <sub>PCLK1</sub> | Internal AFBT Clock frequency | Over-drive ON | 0 | - | 54 | ] | | | f | Internal APB2 clock frequency | Over-drive OFF | | 0 | - | 90 | | | f <sub>PCLK2</sub> | Tinternal AFB2 Clock frequency | Over-drive ON | | 0 | - | 108 | | | $V_{DD}$ | Standard operating voltage | - | | 1.7 <sup>(3)</sup> | - | 3.6 | | | V <sub>DDA</sub> <sup>(4)(5)</sup> | Analog operating voltage (ADC limited to 1.2 M samples) | Must be the same potential as V | (6) | 1.7 <sup>(3)</sup> | - | 2.4 | | | V DDA | Analog operating voltage (ADC limited to 2.4 M samples) | Must be the same potential as V <sub>DD</sub> <sup>(6)</sup> | | | - | 3.6 | | | ., | USB supply voltage (supply | USB not used | | 1.7 | 3.3 | 3.6 | V | | V <sub>DDUSB</sub> | voltage for PA11,PA12, PB14 and PB15 pins) | USB used | 3.0 | - | 3.6 | | | | V <sub>BAT</sub> | Backup operating voltage | - | | 1.65 | - | 3.6 | | | V <sub>DDSDMMC</sub> | SDMMC2 supply voltage<br>(supply voltage for PG[12:9]<br>and PD6 pins) | It can be different from V <sub>D</sub> | It can be different from V <sub>DD</sub> | | - | 3.6 | | 90/201 DS12536 Rev 1 Table 16. General operating conditions (continued) | Symbol | Parameter | Conditions <sup>(1)</sup> | Min | Тур | Max | Unit | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------|------|---------------------------|------| | V <sub>12</sub> | | Power Scale 3 ((VOS[1:0] bits in PWR_CR register = 0x01), 144 MHz HCLK max frequency | 1.08 | 1.14 | 1.20 | | | | Regulator ON: 1.2 V internal voltage on V <sub>CAP_1</sub> /V <sub>CAP_2</sub> pins | Power Scale 2 ((VOS[1:0] bits in PWR_CR register = 0x10), 168 MHz HCLK max frequency with over-drive OFF or 180 MHz with over-drive ON | 1.20 | 1.26 | 1.32 | | | | | Power Scale 1 ((VOS[1:0] bits in PWR_CR register = 0x11), 180 MHz HCLK max frequency with over-drive OFF or 216 MHz with over-drive ON | 1.26 | 1.32 | 1.40 | V | | | Regulator OFF: 1.2 V external voltage must be supplied from external regulator on V <sub>CAP_1</sub> /V <sub>CAP_2</sub> pins <sup>(7)</sup> | Max frequency 144 MHz | 1.10 | 1.14 | 1.20 | | | | | Max frequency 168MHz | 1.20 | 1.26 | 1.32 | | | | | Max frequency 180 MHz | 1.26 | 1.32 | 1.38 | | | | Input voltage on RST and FT pins <sup>(8)</sup> | 2 V ≤V <sub>DD</sub> ≤3.6 V | - 0.3 | - | 5.5 | | | | | V <sub>DD</sub> ≤2 V | - 0.3 | - | 5.2 | | | V <sub>IN</sub> | Input voltage on TTa pins | - | - 0.3 | - | V <sub>DDA</sub> +<br>0.3 | | | | Input voltage on BOOT pin | - | 0 | - | 9 | | | | | LQFP64 | - | - | 881 | mW | | D | Power dissipation at T <sub>A</sub> = 85 °C for suffix 6 or T <sub>A</sub> = 105 °C for | LQFP100 | - | - | 1117 | | | $P_{D}$ | suffix 7 <sup>(9)</sup> | LQFP144 | - | - | 1587 | | | | | UFBGA176 | - | - | 485 | | | | Ambient temperature for 6 | Maximum power dissipation | - 40 | - | 85 | °C | | ТА | suffix version | Low power dissipation <sup>(10)</sup> | - 40 | - | 105 | " | | | Ambient temperature for 7 | Maximum power dissipation | - 40 | - | 105 | °C | | | suffix version | Low power dissipation <sup>(10)</sup> | - 40 | - | 125 | | | Tı | lunction tomporature range | 6 suffix version | - 40 | - | 105 | °C | | TJ | Junction temperature range | 7 suffix version | - 40 | - | 125 | | - 1. The over-drive mode is not supported at the voltage ranges from 1.7 to 2.1 V. - 2. 216 MHz maximum frequency for 6 suffix version (200 MHz maximum frequency for 7 suffix version). - 3. V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.15.2: Internal reset OFF). - 4. When the ADC is used, refer to *Table 67: ADC characteristics*. - 5. If $V_{REF+}$ pin is present, it must respect the following condition: $V_{DDA}-V_{REF+} < 1.2 \text{ V}$ . - 6. It is recommended to power V<sub>DD</sub> and V<sub>DDA</sub> from the same source. A maximum difference of 300 mV between V<sub>DD</sub> and V<sub>DDA</sub> can be tolerated during power-up and power-down operation. - 7. The over-drive mode is not supported when the internal regulator is OFF. - 8. To sustain a voltage higher than VDD+0.3, the internal Pull-up and Pull-Down resistors must be disabled - 9. If $T_A$ is lower, higher $P_D$ values are allowed as long as $T_J$ does not exceed $T_{Jmax}$ . - 10. In low power dissipation state, $T_A$ can be extended to this range as long as $T_J$ does not exceed $T_{Jmax}$ . DS12536 Rev 1 91/201 | Operating power supply range | ADC operation | Maximum Flash<br>memory access<br>frequency with<br>no wait states<br>(f <sub>Flashmax</sub> ) | Maximum HCLK<br>frequency vs Flash<br>memory wait states<br>(1)(2) | I/O operation | Possible Flash<br>memory<br>operations | |--------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------|-----------------------------------------| | V <sub>DD</sub> =1.7 to 2.1 V <sup>(3)</sup> | Conversion time up to 1.2 Msps | 20 MHz | 180 MHz with 8 wait states and over-drive OFF | No I/O compensation | 8-bit erase and program operations only | | V <sub>DD</sub> = 2.1 to 2.4 V | Conversion time up to 1.2 Msps | 22 MHz | 216 MHz with 9 wait<br>states and over-drive<br>ON | No I/O compensation | 16-bit erase and program operations | | V <sub>DD</sub> = 2.4 to 2.7 V | Conversion time up to 2.4 Msps | 24 MHz | 216 MHz with 8 wait states and over-drive ON | I/O compensation works | 16-bit erase and program operations | | V <sub>DD</sub> = 2.7 to<br>3.6 V <sup>(4)</sup> | Conversion time up to 2.4 Msps | 30 MHz | 216 MHz with 7 wait<br>states and over-drive<br>ON | I/O compensation works | 32-bit erase and program operations | Table 17. Limitations depending on the operating power supply range ### 6.3.2 VCAP1/VCAP2 external capacitor Stabilization for the main regulator is achieved by connecting an external capacitor $C_{\text{EXT}}$ to the VCAP1/VCAP2 pins. $C_{\text{EXT}}$ is specified in *Table 18*. Note: The VCAP2 pin is not available on the LQFP64 package. Figure 22. External capacitor C<sub>EXT</sub> C ESR R Leak MS19044V2 1. Legend: ESR is the equivalent series resistance. Table 18. VCAP1/VCAP2 operating conditions<sup>(1)</sup> | Symbol | Parameter | Conditions | |--------|-----------------------------------|------------| | CEXT | Capacitance of external capacitor | 2.2 μF | | ESR | ESR of external capacitor | < 2 Ω | Applicable only when the code is executed from Flash memory. When the code is executed from RAM, no wait state is required. <sup>2.</sup> Thanks to the ART accelerator on ITCM interface and L1-cache on AXI interface, the number of wait states given here does not impact the execution speed from Flash memory since the ART accelerator or L1-cache allows to achieve a performance equivalent to 0-wait state program execution. <sup>3.</sup> V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.15.2: Internal reset OFF). <sup>4.</sup> The voltage range for USB full speed PHYs can drop down to 2.7 V. However the electrical characteristics of D- and D+ pins will be degraded between 2.7 and 3 V. 1. When bypassing the voltage regulator, the two 2.2 $\mu$ F V<sub>CAP</sub> capacitors are not required and should be replaced by two 100 nF decoupling capacitors. Table 19. VCAP1 operating conditions in the LQFP64 package<sup>(1)</sup> | Symbol | Parameter | Conditions | |--------|-----------------------------------|---------------------------------------| | CEXT | Capacitance of external capacitor | 4.7 μF | | ESR | ESR of external capacitor | between 0.1 $\Omega$ and 0.2 $\Omega$ | When bypassing the voltage regulator, the 4.7 μF V<sub>CAP</sub> capacitor is not required and should be replaced by two 100 nF decoupling capacitors. # 6.3.3 Operating conditions at power-up / power-down (regulator ON) Subject to general operating conditions for T<sub>A</sub>. Table 20. Operating conditions at power-up / power-down (regulator ON) | Symbol | Parameter | Min | Max | Unit | |------------------|--------------------------------|-----|-----|-------| | t <sub>VDD</sub> | V <sub>DD</sub> rise time rate | 20 | ∞ | µs/V | | | V <sub>DD</sub> fall time rate | 20 | 8 | μ5/ ν | ### 6.3.4 Operating conditions at power-up / power-down (regulator OFF) Subject to general operating conditions for T<sub>A</sub>. Table 21. Operating conditions at power-up / power-down (regulator OFF)<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------|----------------------------------------------------------|------------|-----|-----|-------| | t <sub>VDD</sub> | V <sub>DD</sub> rise time rate | Power-up | 20 | 8 | | | | V <sub>DD</sub> fall time rate | Power-down | 20 | 8 | μs/V | | t <sub>VCAP</sub> | V <sub>CAP_1</sub> and V <sub>CAP_2</sub> rise time rate | Power-up | 20 | 8 | μ5/ ν | | | V <sub>CAP_1</sub> and V <sub>CAP_2</sub> fall time rate | Power-down | 20 | 8 | | To reset the internal logic at power-down, a reset must be applied on pin PA0 when V<sub>DD</sub> reach below 1.08 V ## 6.3.5 Reset and power control block characteristics The parameters given in *Table 22* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 16*. Table 22. reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|------|------|------| | | | PLS[2:0]=000 (rising edge) | 2.09 | 2.14 | 2.19 | V | | | | PLS[2:0]=000 (falling edge) | 1.98 | 2.04 | 2.08 | V | | | | PLS[2:0]=001 (rising edge) | 2.23 | 2.30 | 2.37 | V | | | | PLS[2:0]=001 (falling edge) | 2.13 | 2.19 | 2.25 | V | | | | PLS[2:0]=010 (rising edge) | 2.39 | 2.45 | 2.51 | V | | | | PLS[2:0]=010 (falling edge) | 2.29 | 2.35 | 2.39 | V | | | | PLS[2:0]=011 (rising edge) | 2.54 | 2.60 | 2.65 | V | | | Programmable voltage | PLS[2:0]=011 (falling edge) | 2.44 | 2.51 | 2.56 | V | | V <sub>PVD</sub> | detector level selection | PLS[2:0]=100 (rising edge) | 2.70 | 2.76 | 2.82 | V | | | | PLS[2:0]=100 (falling edge) | 2.59 | 2.66 | 2.71 | V | | | | PLS[2:0]=101 (rising edge) | 2.86 | 2.93 | 2.99 | V | | | | PLS[2:0]=101 (falling edge) | 2.65 | 2.84 | 2.92 | V | | | | PLS[2:0]=110 (rising edge) | 2.96 | 3.03 | 3.10 | V | | | | PLS[2:0]=110 (falling edge) | 2.85 | 2.93 | 2.99 | V | | | | PLS[2:0]=111 (rising edge) | 3.07 | 3.14 | 3.21 | V | | | | PLS[2:0]=111 (falling edge) | 2.95 | 3.03 | 3.09 | V | | V <sub>PVDhyst</sub> <sup>(1)</sup> | PVD hysteresis | - | - | 100 | - | mV | | | Power-on/power-down | Falling edge | 1.60 | 1.68 | 1.76 | V | | V <sub>POR/PDR</sub> | reset threshold | Rising edge | 1.64 | 1.72 | 1.80 | V | | V <sub>PDRhyst</sub> <sup>(1)</sup> | PDR hysteresis | - | - | 40 | - | mV | | V | Brownout level 1 | Falling edge | 2.13 | 2.19 | 2.24 | V | | V <sub>BOR1</sub> | threshold | Rising edge | 2.23 | 2.29 | 2.33 | V | | V | Brownout level 2 threshold | Falling edge | 2.44 | 2.50 | 2.56 | V | | V <sub>BOR2</sub> | | Rising edge | 2.53 | 2.59 | 2.63 | V | | V | Brownout level 3 | Falling edge | 2.75 | 2.83 | 2.88 | V | | V <sub>BOR3</sub> | threshold | Rising edge | 2.85 | 2.92 | 2.97 | ٧ | | V <sub>BORhyst</sub> <sup>(1)</sup> | BOR hysteresis | - | - | 100 | - | mV | | T <sub>RSTTEMPO</sub> | POR reset temporization | - | 0.5 | 1.5 | 3.0 | ms | | I <sub>RUSH</sub> <sup>(1)</sup> | InRush current on<br>voltage regulator power-<br>on (POR or wakeup<br>from Standby) | - | - | 160 | 250 | mA | | E <sub>RUSH</sub> <sup>(1)</sup> | InRush energy on<br>voltage regulator power-<br>on (POR or wakeup<br>from Standby) | V <sub>DD</sub> = 1.7 V, T <sub>A</sub> = 105 °C,<br>I <sub>RUSH</sub> = 171 mA for 31 μs | - | - | 5.4 | μC | 94/201 DS12536 Rev 1 - 1. Guaranteed by design. - 2. The reset temporization is measured from the power-on (POR reset or wakeup from V<sub>BAT</sub>) to the instant when first instruction is read by the user application code. ### 6.3.6 Over-drive switching characteristics When the over-drive mode switches from enabled to disabled or disabled to enabled, the system clock is stalled during the internal voltage set-up. The over-drive switching characteristics are given in *Table 23*. They are sbject to general operating conditions for $T_A$ . **Symbol Parameter Conditions** Min Тур Max Unit HSI 45 HSE max for 4 MHz Over drive switch 45 100 and min for 26 MHz Tod swen enable time External HSE 40 50 MHz μs HSI 20 HSE max for 4 MHz Over drive switch 20 80 Tod\_swdis and min for 26 MHz. disable time External HSE 15 50 MHz Table 23. Over-drive switching characteristics<sup>(1)</sup> ### 6.3.7 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 21: Current consumption measurement scheme*. All the run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code. 577 <sup>1.</sup> Guaranteed by design. ## Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load). - All peripherals are disabled except if it is explicitly mentioned. - The Flash memory access time is adjusted both to f<sub>HCLK</sub> frequency and V<sub>DD</sub> range (see Table 17: Limitations depending on the operating power supply range). - When the regulator is ON, the voltage scaling and over-drive mode are adjusted to f<sub>HCLK</sub> frequency as follows: - Scale 3 for f<sub>HCLK</sub> ≤ 144 MHz - Scale 2 for 144 MHz < f<sub>HCLK</sub> ≤ 168 MHz - Scale 1 for 168 MHz < $f_{HCLK} \le 216$ MHz. The over-drive is only ON at 216 MHz. - When the regulator is OFF, the V12 is provided externally as described in Table 16: General operating conditions: - The system clock is HCLK, f<sub>PCLK1</sub> = f<sub>HCLK</sub>/4, and f<sub>PCLK2</sub> = f<sub>HCLK</sub>/2. - External clock frequency is 25 MHz and PLL is ON when f<sub>HCLK</sub> is higher than 25 MHz. - The typical current consumption values are obtained for 1.7 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V voltage range and for T<sub>A</sub>= 25 °C unless otherwise specified. - The maximum values are obtained for 1.7 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V voltage range and a maximum ambient temperature (T<sub>A</sub>) unless otherwise specified. - For the voltage range 1.7 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V, the maximum frequency is 180 MHz. Table 24. Typical and maximum current consumption in Run mode, code with data processing running from ITCM RAM, regulator ON | Symbol | Parameter | Conditions | f (MUz) | Typ | | Max <sup>(1)</sup> | | Unit | | |--------|--------------------------------|--------------------------------------------|-------------------------|-----|---------------------------------------|------------------------|-------------------------|------|------| | Si | Parameter | Conditions | f <sub>HCLK</sub> (MHz) | Тур | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Oill | | | | | | 216 | 156 | 170 <sup>(4)</sup> | 180 <sup>(4)</sup> | 200 | | | | | | | 200 | 144 | 154 | 164.6 | 183 | | | | | | | 180 | 127 | 134 <sup>(4)</sup> 143 <sup>(4)</sup> | 143 <sup>(4)</sup> | 158 <sup>(4)</sup> | | | | | All peripherals enabled (2)(3) | 168 | 113 | 119 | 127.4 | 141 | | | | | | | Gradied | 144 | 86 | 96 | 112.6 | 126 | | | | | | | 60 | 41 | 44 | | 65 | | | | | Supply cur-<br>rent in RUN | | 25 | 22 | 24 | 33.5 | 45 | m A | | | DD | mode | | 216 | 99 | 110 <sup>(4)</sup> | 119.6 <sup>(4)</sup> | 138.5 | mA | | | | | | 200 | 92 | 102 | 113.1 | 132 | | | | | | | 180 | 81 | 90 <sup>(4)</sup> | 96.7 <sup>(4)</sup> | 125 <sup>(4)</sup> | | | | | | All peripherals<br>disabled <sup>(3)</sup> | 168 | 72 | 78 | 86.5 | 100.1 | | | | | | | 144 | 55 | 61 | 77.1 | 90.8 | | | | | | | 60 | 24 | 25 | 38.5 | 50.3 | | | | | | | | | 25 | 12 | 13 | 26.3 | 38.1 | <sup>1.</sup> Guaranteed by characterization results. 96/201 DS12536 Rev 1 - 2. When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered. - When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.73 mA per ADC for the analog part. - 4. Guaranteed by test in production. Table 25. Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART ON except prefetch / L1-cache ON) or SRAM on AXI (L1-cache ON), regulator ON | Cumbal | Doromotor | Conditions | £ (MALI_) | Turn | | Max <sup>(1)</sup> | | Unit | | |------------------|----------------------------|-------------------------------------------|-------------------------|-------|------------------------|------------------------|-------------------------|------|--| | Sup <sub>l</sub> | Parameter | Conditions | f <sub>HCLK</sub> (MHz) | Тур | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit | | | | | | 216 | 155.3 | 164 | 175.8 | 185 | | | | | | | 200 | 144.7 | 153.6 | 165.2 | 176 | | | | | | | 180 | 127.3 | 135 | 143.5 | 154 | | | | | | All peripherals enabled <sup>(2)(3)</sup> | 168 | 113.1 | 119.1 | 127.8 | 138 | | | | | | | 144 | 86.9 | 91.6 99.5 | 110 | | | | | | | | 60 | 41.2 | 43.6 | 43.6 53.1<br>24 33.6 | 64 | mA | | | | Supply cur-<br>rent in RUN | | 25 | 21.7 | 24 | | 43.8 | | | | 'DD | mode | | 216 | 90 | 106 | 120.4 | 130 | IIIA | | | | | | 200 | 84 | 99 | 113.8 | 124 | | | | | | | 180 | 74 | 86.6 | 97.3 | 107 | | | | | | All peripherals disabled <sup>(3)</sup> | 168 | 66 | 76 | 87 | 97 | | | | | | | 144 | 51 | 59 | 68.2 | 78 | | | | | | | 60 | 23 | 27 | 38.8 | 49 | | | | | | | | 25 | 11 | 13.6 | 26.4 | 36.8 | | <sup>1.</sup> Guaranteed by characterization results. 577 <sup>2.</sup> When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered. <sup>3.</sup> When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.73 mA per ADC for the analog part. Table 26. Typical and maximum current consumption in Run mode, code with data processing running from Flash memory or SRAM on AXI (L1-cache disabled), regulator ON | Comple of | Down of a | Candition - | £ (BALL-) | Time | | Max <sup>(1)</sup> | | I I m i f | |---------------------------------------------------------|----------------------------|----------------------------------------------|-------------------------|------------------|-----------|--------------------|-------------------------------------------------------------------------------------|-----------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> (MHz) | Тур | TA= 25 °C | TA=85 °C | TA=105 °C 173 163.3 146 132 109.2 70 48 119 113.5 101 92.1 79 56 41.2 | Unit | | | | | 216 | 129.3 | 137.6 | 162.8 | 173 | | | | | | 200 | 122 | 128 | 153.2 | 163.3 | | | All peripherals enabled <sup>(2)(3)</sup> 168 99 144 80 | 108 | 117 | 136.4 | 146 | | | | | | | | All peripherals<br>enabled <sup>(2)(3)</sup> | 168 | 99 | 104.5 | 122.3 | 132 | | | | | 0.100.00 | 144 | 144 80 84.7 99.3 | 99.3 | 109.2 | | | | | | | 60 | 42 | 45 | 59.5 | 70 | | | | Supply cur-<br>rent in RUN | | 25 | 23 | 23.4 | 37.8 | 48 | m A | | I <sub>DD</sub> | mode | | 216 | 73.3 | 82.3 | 107.4 | 119 | mA | | | | | 200 | 70 | 77 | 101.8 | 113.5 | | | | | | 180 | 62 | 71 | 90.2 | 101 | | | | | All peripherals disabled <sup>(3)</sup> | 168 | 59 | 63.6 | 81.4 | 92.1 | - | | | | | 144 | 49 | 53.3 | 67.9 | 79 | | | | | | 60 | 26 | 31 | 45.1 | 56 | | | | | | 25 | 14 | 16 | 30.6 | 41.2 | | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered. <sup>3.</sup> When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.73 mA per ADC for the analog part. Table 27. Typical and maximum current consumption in Run mode, code with data processing running from Flash memory on ITCM interface (ART disabled), regulator ON | Cumahad | Damamatan | Canditions | £ (MII-) | Time | | Max <sup>(1)</sup> | | 11::4 | | | |-----------------|------------------------|-------------------------------------------|-------------------------|------|-----------|--------------------|----------------------------------------------------------------------------|-------|----|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> (MHz) | Тур | TA= 25 °C | TA=85 °C | TA=105 °C 184 174 159 144 121 75 48 131 124 114 104 91 60 41 | Unit | | | | | | | 216 | 138 | 151 | 174.7 | 184 | | | | | | | | 200 | 133 | 141 | 164.3 | 174 | | | | | | | | 180 | 110 | 131 | 149.2 | 159 | | | | | | | All peripherals enabled <sup>(2)(3)</sup> | 168 | 99 | 117 | 134 | 144 | | | | | | | chabica | 144 | 79 | 98 | 111.7 | 121 | | | | | | | | 60 | 49 | 53<br>30 | 64 | 75 | | | | | | Supply cur-<br>rent in | | 25 | 27 | | 38.3 | 48 | mA | | | | I <sub>DD</sub> | RUN mode | | 216 | 82 | 96 | 119.5 | 131 | IIIA | | | | | | | 200 | 81 | 89 | 113.1 | 124 | | | | | | | | 180 | 65 | 85 | 103.1 | 114 | | | | | | | All peripherals disabled <sup>(3)</sup> | 168 | 58 | 76 | 93.2 | 104 | | | | | | | | 144 | 48 | 67 | 80.4 | 91 | | | | | | | | 60 | 33 | 36 | 49.7 | 60 | | | | | | | | | | 25 | 18 | 21 | 31.1 | 41 | | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered. <sup>3.</sup> When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.73 mA per ADC for the analog part. Table 28. Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART ON except prefetch / L1-cache ON) or SRAM on AXI (L1-cache ON), regulator OFF | | | | | Tu | | | | Max | <b>(</b> 1) | | | | |--------|--------------------------|---------------------------------------------------|----------------------------|-------|-----|-------|------|-------|-------------|-------|-------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | | | TA= 2 | 5 °C | TA= 8 | 5°C | TA= 1 | 05 °C | Unit | | | | | | IDD12 | IDD | IDD12 | IDD | IDD12 | IDD | IDD12 | IDD | | | | | | 180 | 112 | 1.4 | 120 | 2 | 132.7 | 2 | 142 | 2 | | | | | All Peripher-<br>als<br>Enabled <sup>(2)(3)</sup> | 168 | 110 | 1.4 | 106.4 | 2 | 118.7 | 2 | 130 | 2 | | | | | | 144 | 78 | 1.3 | 82.5 | 2 | 93.6 | 2 | 103 | 2 | | | | Supply cur- | | 60 | 37 | 1.1 | 37.6 | 2 | 49.3 | 2 | 60 | 2 | | | IDD12/ | rent in RUN<br>mode from | | 25 | 19 | 1.1 | 18.5 | 2 | 30.4 | 2 | 40 | 2 | mA | | IDD | V12 and | | 180 | 74 | 1.4 | 78 | 2 | 89.3 | 2 | 99 | 2 | | | | VDD supply | All Peripher- | 168 | 64 | 1.4 | 68 | 2 | 80.1 | 2 | 90 | 2 | | | | | als Dis- | 144 | 51 | 1.3 | 54 | 2 | 63.5 | 2 | 74 | 2 | | | | | abled <sup>(3)</sup> | 60 | 22 | 1.1 | 24 | 2 | 35.2 | 2 | 45 | 2 | | | | | | 25 | 10 | 1.2 | 12 | 2 | 23.2 | 2 | 35 | 2 | | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered. <sup>3.</sup> When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.73 mA per ADC for the analog part. Table 29. Typical and maximum current consumption in Sleep mode, regulator ON | Cumbal | Parameter | Conditions | f (MALI=) | Turn | | Max <sup>(1)</sup> | | Unit | | | |-----------------|------------------------|-------------------------------------------|-------------------------|-------------------|---------------------|---------------------|------------------------------------------------------------------------------------------------------------------------|----------------------|-------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> (MHz) | Тур | TA= 25 °C | TA=85 °C | TA=105 °C 128.3 122.6 120 <sup>(3)</sup> 92.7 73.6 49 38.8 62.2 61.2 48 <sup>(3)</sup> 43.9 36.3 32.3 30.6 | Oilit | | | | | | | | | 216 | 82 | 96 <sup>(3)</sup> | 109.3 <sup>(3)</sup> | 128.3 | | | | | | 200 | 77 | 84 | 103.4 | 122.6 | | | | | | | 180 | 67 | 72 <sup>(3)</sup> | 88.3 <sup>(3)</sup> | 120 <sup>(3)</sup> | | | | | | | | All peripherals<br>enabled <sup>(2)</sup> | 168 | 60 | 64 | 78.9 | 92.7 | | | | | | | Chabled | 144 | 46 | 49 | 61.8 | 73.6 | | | | | | Commbo acom | | 60 | 24 | 26 | 37.2 | 49 | | | | | | Supply cur-<br>rent in | | 25 | 14 | 16 | 27 | 38.8 | <br> m^ | | | | I <sub>DD</sub> | SLEEP<br>mode | | 216 | 24 | 28 <sup>(3)</sup> | 42.9 <sup>(3)</sup> | 62.2 | mA | | | | | mode | | 200 | 22 | 26 | 41.9 | 61.2 | | | | | | | | 180 | 19 | 21 <sup>(3)</sup> | 33.2 <sup>(3)</sup> | 48 <sup>(3)</sup> | | | | | | | All peripherals disabled | 168 | 17 | 19 | 30.1 | 43.9 | | | | | | | 3.03.03 | 144 | 13 | 15 | 24.6 | 36.3 | | | | | | | - | 60 | 7 | 9 | 20.5 | 32.3 | | | | | | | | 25 | 5 | 7 | 18.8 | 30.6 | | | | <sup>1.</sup> Guaranteed by characterization results. Table 30. Typical and maximum current consumption in Sleep mode, regulator OFF | | | | | T. e | _ | | | Ма | x <sup>(1)</sup> | | | | |--------|-------------------------|----------------------------------------|----------------------------|-------|-----|-------|-------|-------|------------------|-------|-------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | Ту | þ | TA= 2 | 25 °C | TA= 8 | 35 °C | TA= 1 | 05 °C | Unit | | | | | , | IDD12 | IDD | IDD12 | IDD | IDD12 | IDD | IDD12 | IDD | | | | | | 180 | 62 | 1.3 | 67.5 | 2 | 84.4 | 2 | 95 | 2 | | | | | All Periph- | 168 | 55 | 1.3 | 59.8 | 2 | 75.4 | 2 | 86 | 2 | | | | | erals<br>Enabled <sup>(2)</sup><br>Ir- | 144 | 43 | 1.3 | 46.3 | 2 | 59.6 | 2 | 70 | 2 | | | | Supply cur- | | 60 | 22 | 1 | 24 | 2 | 35.8 | 2 | 46 | 2 | | | IDD12/ | rent in RUN mode from | | 25 | 13 | 1 | 15 | 2 | 25.8 | 2 | 36 | 2 | mA | | IDD | V12 and V <sub>DD</sub> | | 180 | 17 | 1.3 | 19 | 2 | 31.4 | 2 | 42 | 2 | IIIA | | | supply | All Periph- | 168 | 15 | 1.3 | 17 | 2 | 28.4 | 2 | 40 | 2 | | | | | erals Dis- | 144 | 12 | 1.2 | 14 | 2 | 23.2 | 2 | 33 | 2 | | | | | abled | 60 | 5 | 1 | 6 | 2 | 19.3 | 2 | 29 | 2 | | | | | | 25 | 3 | 1 | 4 | 2 | 17.6 | 2 | 28 | 2 | | <sup>2.</sup> When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered. <sup>3.</sup> Guaranteed by test in production. - 1. Guaranteed by characterization results. - 2. When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered. Table 31. Typical and maximum current consumptions in Stop mode | Symbol | | | Тур | | Max <sup>(1)</sup> | | | |------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------|----------------------------------|------| | Symbol | Parameter | Conditions | тур | V | <sub>DD</sub> = 3.6 | V | Unit | | | | | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C 22 22 18 | | | | Cupply ourrent in Stan | Flash memory in Stop mode, all oscillators OFF, no IWDG | 0.45 | 2 | 12 | 22 | | | les eres viv | Run mode | Flash memory in Deep power down mode, all oscillators OFF | 0.4 | 2 | 12 | 22 | | | IDD_STOP_NM<br>(normal mode) | Supply current in Stop | Flash memory in Stop mode, all oscillators OFF, no IWDG | 0.32 | 1.5 | 10 | 0 18 | | | | Low-power mode | Flash memory in Deep power<br>down mode, all oscillators OFF, no<br>IWDG | 0.27 | 1.5 | 10 | 18 | mA | | I <sub>DD_STOP_UDM</sub> | Supply current in Stop mode, main regulator in | Regulator in Run mode, Flash<br>memory in Deep power down<br>mode, all oscillators OFF, no<br>IWDG | 0.15 | 0.8 | 5 | 7 | | | (under-drive<br>mode) | Low voltage and under-<br>drive modes | Regulator in Low-power mode,<br>Flash memory in Deep power<br>down mode, all oscillators OFF, no<br>IWDG | 0.1 | 0.7 | 4 | ) 18<br>) 18<br>n | | <sup>1.</sup> Data based on characterization, tested in production. Table 32. Typical and maximum current consumptions in Standby mode | | | | | Typ <sup>(1)</sup> | | | Max <sup>(2)</sup> | | | |----------|--------------------|-----------------------------------------------------------|-------------------------|----------------------------|-------------------------|------------------------|------------------------|-------------------------|------| | Symbol | Parameter | Conditions | T <sub>A</sub> = 25 °C | | | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit | | | | | V <sub>DD</sub> = 1.7 V | V <sub>DD</sub> =<br>2.4 V | V <sub>DD</sub> = 3.3 V | • | / <sub>DD</sub> = 3.3 | T <sub>A</sub> = 105 °C | | | | | Backup SRAM OFF, RTC and LSE OFF | 1.09 | 1.13 | 1.4 | 4 | 27 | 55 | | | | | Backup SRAM ON, RTC and<br>LSE OFF | 1.85 | 1.88 | 2.17 | 5 | 30 | 60 | | | | | Backup SRAM OFF, RTC ON and LSE in low drive mode | 1.65 | 1.86 | 2.43 | 7 | 47 | 95.5 | | | | Supply current | Backup SRAM OFF, RTC ON and LSE in medium low drive mode | 1.67 | 1.88 | 2.46 | 7 | 47.5 | 97 | | | lee erev | | Backup SRAM OFF, RTC ON and LSE in medium high drive mode | 1.8 | 2.01 | 2.61 | 7.5 | 50.5 | 102.5 | | | מטי", | in Standby<br>mode | Backup SRAM OFF, RTC ON and LSE in high drive mode | 1.92 | 2.13 | 2.73 | 8 | 53 | 107 | μА | | | | Backup SRAM ON, RTC ON and LSE in low drive mode | 2.39 | 2.6 | 3.23 | 9 | 62 | 127 | | | | | Backup SRAM ON, RTC ON and LSE in Medium low drive mode | 2.41 | 2.64 | 3.25 | 9 | 63 | 128 | | | | | Backup SRAM ON, RTC ON and LSE in Medium high drive mode | | 2.89 | 2.53 | 10 | 68 | 139 | | | | | Backup SRAM ON, RTC ON and LSE in High drive mode | 2.68 | 2.9 | 3.51 | 10 | 68 | 138 | | <sup>1.</sup> PDR is OFF for $V_{DD}$ =1.7V. When the PDR is OFF (internal reset OFF), the typical current consumption is reduced by additional 1.2 $\mu$ A. <sup>2.</sup> Guaranteed by characterization results. Table 33. Typical and maximum current consumptions in $\ensuremath{V_{BAT}}$ mode | | | | | Тур | | Ма | x <sup>(2)</sup> | | |----------------------|----------------|-----------------------------------------------------------|--------------------------|-----------------------------------------------------------------|----------|-----------------------------------------------------------------------|------------------------|------| | Symbol | Parameter | Conditions <sup>(1)</sup> | 7 | T <sub>A</sub> =25 °( | <b>C</b> | T <sub>A</sub> =85 °C | T <sub>A</sub> =105 °C | Unit | | | | | V <sub>BAT</sub> = 1.7 V | $V_{BAT} = V_{BAT} = V_{BAT} = 1.7 V 2.4 V 3.3 V V_{BAT} = 3.6$ | | T <sub>A</sub> =105 °C = 3.6 V 10 20 244 251 277 305 405 414 468 468 | | | | | | Backup SRAM OFF, RTC and<br>LSE OFF | 0.035 | 0.037 | 0.043 | 4 | 10 | | | | | Backup SRAM ON, RTC and<br>LSE OFF | 0.69 | 0.71 | 0.73 | 9 | 20 | | | | | Backup SRAM OFF, RTC ON and LSE in low drive mode | 0.57 | 0.74 | 1.05 | 98 | 244 | | | | | Backup SRAM OFF, RTC ON and LSE in medium low drive mode | 0.59 | 0.76 | 1.08 | 101 | 251 | | | I <sub>DD_VBAT</sub> | Supply current | Backup SRAM OFF, RTC ON and LSE in medium high drive mode | 0.69 | 0.86 | 1.19 | 111 | 277 | μΑ | | | | Backup SRAM OFF, RTC ON and LSE in high drive mode | 0.8 | 0.98 | 1.31 | 122 | 305 | | | | | Backup SRAM ON, RTC ON and LSE in low drive mode | 1.22 | 1.41 | 1.74 | 162 | 405 | | | | | Backup SRAM ON, RTC ON and LSE in Medium low drive mode | 1.25 | 1.43 | 1.78 | 166 | 414 | | | | | Backup SRAM ON, RTC ON and LSE in Medium high drive mode | 1.46 | 1.65 | 2.01 | 187 | 468 | | | | | Backup SRAM ON, RTC ON and LSE in High drive mode | 1.46 | 1.65 | 2.01 | 187 | 468 | | <sup>1.</sup> Crystal used: Abracon ABS07-120-32.768 kHz-T with a $\rm C_L$ of 6 pF for typical values. <sup>2.</sup> Guaranteed by characterization results. Figure 23. Typical $V_{BAT}$ current consumption (RTC ON/BKP SRAM OFF and LSE in low drive mode) Figure 25. Typical V<sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and LSE in medium high drive mode) Figure 26. Typical $V_{BAT}$ current consumption (RTC ON/BKP SRAM OFF and LSE in high drive mode) 106/201 DS12536 Rev 1 Figure 27. Typical V<sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and LSE in high medium drive mode) ### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 61: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs. #### Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. I/O dynamic current consumption In addition to the internal peripheral current consumption (see *Table 35: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O 577 DS12536 Rev 1 107/201 pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: $$I_{SW} = V_{DD} \times f_{SW} \times C$$ #### Where $I_{\text{SW}}$ is the current sunk by a switching I/O to charge/discharge the capacitive load $V_{\text{DD}}$ is the MCU supply voltage $f_{SW}$ is the I/O switching frequency C is the total capacitance seen by the I/O pin: $C = C_{INT} + C_{EXT}$ The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. Table 34. Switching output I/O current consumption<sup>(1)</sup> | Symbol | Parameter | Conditions | I/O toggling<br>frequency (fsw)<br>MHz | Typ<br>V <sub>DD</sub> = 3.3 V | Typ<br>V <sub>DD</sub> = 1.8 V | Unit | | |-------------------|---------------|--------------------------------------------------------|----------------------------------------|--------------------------------|--------------------------------|------|---| | | | | 2 | 0.1 | 0.1 | | | | | | | 8 | 0.4 | 0.2 | | | | | | | 25 | 1.1 | 0.7 | | | | | | | 50 | 2.4 | 1.3 | | | | | | $C_{EXT} = 0 \text{ pF}$ $C = C_{INT} + C_S + C_{EXT}$ | 60 | 3.1 | 1.6 | | | | | | O - OINT : OS : OEXT | 84 | 4.3 | 2.4 | | | | | | | 90 4.9 | 2.6 | | | | | | | 100 5.4 O switching 108 5.6 | 5.4 | 2.8 | | | | | | I/O switching | | | | 108 | 5.6 | - | | I <sub>DDIO</sub> | Current | | 2 | 0.2 | 0.1 | mA | | | | | | 8 | 0.6 | 0.3 | | | | | | | 25 | 1.8 | 1.1 | | | | | | C <sub>EXT</sub> = 10 pF | 50 | 3.1 | 2.3 | | | | | | $C = C_{INT} + C_S + C_{EXT}$ | 60 | 4.6 | 3.4 | | | | | | | 84 | 9.7 | 3.6 | | | | | | | 90 | 10.12 | 5.2 | | | | | | | 100 | 14.92 | 5.4 | | | | | | | 108 | 18.11 | - | | | 108/201 DS12536 Rev 1 | Symbol | Parameter | Conditions | I/O toggling<br>frequency (fsw)<br>MHz | Typ<br>V <sub>DD</sub> = 3.3 V | Typ<br>V <sub>DD</sub> = 1.8 V | Unit | | |-------------------|---------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------|-------|-----| | | | | 2 | 0.3 | 0.1 | | | | | | | 8 | 1.0 | 0.5 | | | | | | | 25 | 3.5 | 1.6 | | | | | | $C_{EXT} = 22 \text{ pF}$ $C = C_{INT} + C_S + C_{EXT}$ | $C_{EXT} = 22 \text{ pF}$ $C = C_{INT} + C_S + C_{EXT}$ | $C_{\text{EXT}} = 22 \text{ pF}$ $C = C_{\text{EXT}} + C_{\text{O}} + C_{\text{EXT}}$ | 50 | 5.9 | 4.2 | | | | | | 60 | 10.0 | 4.4 | | | | I/O switching | | | | 84 | 19.12 | 5.8 | | I <sub>DDIO</sub> | Current | | 90 | 19.6 | - | mA | | | | | | 2 | 0.3 | 0.2 | | | | | | $C_{EXT} = 33 \text{ pF}$ $C = C_{INT} + C_S + C_{EXT}$ | 8 | 1.3 | 0.7 | | | | | | | 25 | 3.5 | 2.3 | | | | | | O DINT : OS : OEXT | 50 | 10.26 | 5.19 | | | | | | | 60 | 16.53 | - | | | Table 34. Switching output I/O current consumption<sup>(1)</sup> (continued) # On-chip peripheral current consumption The MCU is placed under the following conditions: - At startup, all I/O pins are in analog input configuration. - All peripherals are disabled unless otherwise mentioned. - I/O compensation cell enabled. - The ART/L1-cache is ON. - Scale 1 mode selected, internal digital voltage V12 = 1.32 V. - HCLK is the system clock. f<sub>PCLK1</sub> = f<sub>HCLK</sub>/4, and f<sub>PCLK2</sub> = f<sub>HCLK</sub>/2. The given value is calculated by measuring the difference of current consumption - with all peripherals clocked off - with only one peripheral clocked on - $f_{HCLK}$ = 216 MHz (Scale 1 + over-drive ON), $f_{HCLK}$ = 168 MHz (Scale 2), $f_{HCLK}$ = 144 MHz (Scale 3) - Ambient operating temperature is 25 °C and V<sub>DD</sub>=3.3 V. <sup>1.</sup> CINT + $C_{S.}$ PCB board capacitance including the pad pin is estimated to 15 pF. Table 35. Peripheral current consumption | | a winda a wal | | I <sub>DD</sub> (Typ) <sup>(1)</sup> | | 11-4 | |--------------------|--------------------------|-----------------|--------------------------------------|-----------------|------------------| | P | eripheral | Scale 1 | Scale 2 | Scale 3 | Unit | | | GPIOA | 3.6 | 3.4 | 2.9 | | | 1 | GPIOB | 3.7 | 3.6 | 3.1 | | | Ť | GPIOC | 3.7 | 3.4 | 3.0 | | | | GPIOD | 3.7 | 3.6 | 3.0 | | | | GPIOE | 3.6 | 3.4 | 2.9 | | | | GPIOF | 3.5 | 3.4 | 2.9 | | | AHB1 | GPIOG | 3.5 | 3.3 | 2.8 | \ /\ \ \ \ \ | | (up to<br>216 MHz) | GPIOH | 3.5 | 3.4 | 2.9 | µA/MHz | | | GPIOI | 3.5 | 3.3 | 2.9 | | | | CRC | 1.2 | 1.1 | 0.9 | | | 1 | BKPSRAM | 0.8 | 0.7 | 0.6 | | | Ť | DMA1 | 3.07 x N + 8.7 | 2.98 x N + 8.4 | 2.52 x N + 7.02 | | | 1 | DMA2 | 3.01 x N + 7.98 | 2.95 x N + 7.95 | 2.48 x N + 6.69 | | | | OTG_HS+ULPI | 54.4 | 53.2 | 44.6 | | | AHB2 | RNG | 1.9 | 1.8 | 1.6 | | | (up to<br>216 MHz) | USB_OTG_FS | 28.7 | 27.9 | 23.5 | μΑ/MHz | | 210 WII 12) | AES | - | - | - | | | AHB3 | FMC | 16.2 | 15.8 | 13.3 | A /BALLe | | (up to<br>216 MHz) | QSPI | 16.9 | 16.3 | 13.8 | μΑ/MHz | | Ві | us matrix <sup>(2)</sup> | 15.8 | 12.8 | 8.5 | μΑ/MHz | Table 35. Peripheral current consumption (continued) | | eripheral | | I <sub>DD</sub> (Typ) <sup>(1)</sup> | (1111) | Unit | |---------|--------------------------|---------|--------------------------------------|---------|--------| | | eripheral | Scale 1 | Scale 2 | Scale 3 | Onit | | | TIM2 | 19.3 | 18.2 | 15.6 | | | Ť | TIM3 | 15 | 14 | 12.2 | | | | TIM4 | 15.7 | 15.1 | 12.8 | | | Ť | TIM5 | 18 | 16.9 | 14.4 | | | | TIM6 | 3.7 | 3.1 | 2.8 | | | Ť | TIM7 | 3.5 | 2.9 | 2.5 | | | | TIM12 | 8.1 | 7.8 | 6.4 | | | Ť | TIM13 | 6.1 | 5.1 | 4.7 | | | 1 | TIM14 | 6.3 | 5.6 | 4.7 | | | Ť | LPTIM1 | 9.4 | 9.8 | 8.3 | | | 1 | WWDG | 2.4 | 1.3 | 1.4 | | | APB1 | SPI2/I2S2 <sup>(3)</sup> | 6.7 | 6 | 5.3 | | | (up to | SPI3/I2S3 <sup>(3)</sup> | 4.8 | 3.8 | 3.3 | μΑ/MHz | | 54 MHz) | USART2 | 13.3 | 12 | 10.6 | | | Ť | USART3 | 12.8 | 12 | 10.3 | | | Ť | UART4 | 11.7 | 10.7 | 9.2 | | | | UART5 | 11.7 | 10.2 | 8.9 | | | | I2C1 | 10.6 | 9.6 | 8.3 | | | Ť | 12C2 | 10.6 | 9.6 | 8.3 | | | Ť | I2C3 | 10.7 | 9.8 | 8.3 | | | | CAN1 | 8.9 | 8 | 6.9 | | | | PWR | 11.3 | 11.3 | 8.9 | | | | DAC <sup>(4)</sup> | 6.1 | 5.1 | 4.4 | 1 | | | UART7 | 13.3 | 12 | 10.3 | | | | UART8 | 12.6 | 11.6 | 9.7 | | Table 35. Peripheral current consumption (continued) | | lo rinh aval | | I <sub>DD</sub> (Typ) <sup>(1)</sup> | | Unit | |----------------|--------------------------|---------|--------------------------------------|---------|------------------------------------------------| | | Peripheral | Scale 1 | Scale 2 | Scale 3 | Onit | | | TIM1 | 24.9 | 23.8 | 20 | | | | TIM8 | 24.5 | 23.7 | 20 | | | | USART1 | 12.4 | 11.6 | 10 | | | | USART6 | 12.3 | 11.7 | 10 | | | | ADC1 <sup>(5)</sup> | 6.3 | 5.8 | 4.9 | | | | ADC2 <sup>(5)</sup> | 6.3 | 5.6 | 4.9 | | | İ | ADC3 <sup>(5)</sup> | 6.4 | 5.8 | 5 | | | İ | SDMMC1 | 9.1 | 8.3 | 7.1 | | | | SDMMC2 | 7 | 7.2 | 6 | | | APB2<br>(up to | SPI1/I2S1 <sup>(3)</sup> | 3.2 | 3.2 | 2.6 | μΑ/MHz | | 108 MHz) | SPI4 | 2.9 | 2.9 | 2.2 | <b>—</b> • • • • • • • • • • • • • • • • • • • | | | SYSCFG | 1 | 1 | 0.7 | | | | TIM9 | 9.9 | 9.1 | 7.8 | | | | TIM10 | 7 | 6.4 | 5.6 | | | İ | TIM11 | 7.2 | 6.8 | 5.7 | | | | SPI5 | 4.8 | 4.1 | 3.6 | | | | SAI1 | 5.6 | 4.9 | 4.2 | | | | SAI2 | 5.4 | 4.7 | 4 | | | | USB PHY HS<br>Controller | 8.3 | 7.9 | 6.7 | | <sup>1.</sup> When the I/O compensation cell $\,$ is ON, I<sub>DD</sub> typical value increases by 0.22 mA. <sup>2.</sup> The BusMatrix is automatically active when at least one master is ON. <sup>3.</sup> To enable an I2S peripheral, first set the I2SMOD bit and then the I2SE bit in the SPI\_I2SCFGR register. <sup>4.</sup> When the DAC is ON and EN1/2 bits are set in DAC\_CR register, add an additional power consumption of 0.75 mA per DAC channel for the analog part. When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.73 mA per ADC for the analog part. ### **USB OTG HS and USB OTG HS PHY current consumption** The MCU is placed under the following conditions: - STM32 MCU is enumerated as a HID device. - $f_{HCLK}$ = 216 MHz (Scale 1 + over-drive ON), $f_{HCLK}$ = 168 MHz (Scale 2), $f_{HCLK}$ = 144 MHz (Scale 3) The given value is calculated by measuring the difference of current consumption in case: - USB is configured but no transfer is done. - USB is configured and there is a transmission on going. - Ambient operating temperature is 25 °C, V<sub>DD</sub> = V<sub>DDUSB</sub> = 3.3 V. Table 36. USB OTG HS and USB OTG PHY HS current consumption | _ | | I <sub>DD</sub> (Typ) | | Unit | |---------------------------------------------------|---------|-----------------------|---------|-------| | - | Scale 1 | Scale 2 | Scale 3 | Ollit | | USB OTG HS and USB OTG HS PHY current consumption | 50.16 | 44.92 | 38.98 | mA | # 6.3.8 Wakeup time from low-power modes The wakeup times given in *Table 37* are measured starting from the wakeup event trigger up to the first instruction executed by the CPU: - For Stop or Sleep modes: the wakeup event is WFE. - WKUP (PA0) pin is used to wakeup from Standby, Stop and Sleep modes. All timings are derived from tests performed under ambient temperature and $V_{DD}$ =3.3 V. Table 37. Low-power mode wakeup timings | Symbol | Parameter | Conditions | Typ <sup>(1)</sup> | Max <sup>(1)</sup> | Unit | |------------------------------------|-------------------------------------|--------------------------------------------------------------------|--------------------|--------------------|------------------------| | t <sub>WUSLEEP</sub> (2) | Wakeup from Sleep | - | 13 | 13 | CPU<br>clock<br>cycles | | | | Main regulator is ON | 14 | 14.9 | | | 4 (2) | Wakeup from Stop mode | Main regulator is ON and Flash<br>memory in Deep power down mode | 104.1 | 107.6 | | | t <sub>wustop</sub> <sup>(2)</sup> | with MR/LP regulator in normal mode | Low power regulator is ON | 21.4 | 24.2 | μs | | | | Low power regulator is ON and Flash memory in Deep power down mode | 111.5 | 116.5 | | | Symbol | Parameter | Conditions | Typ <sup>(1)</sup> | Max <sup>(1)</sup> | Unit | |------------------------------------|------------------------------------------|--------------------------------------------------------------------------------|--------------------|--------------------|------| | | Wakeup from Stop mode | Main regulator in under-drive mode (Flash memory in Deep power-down mode) | 107.4 | 113.2 | | | t <sub>wustop</sub> <sup>(2)</sup> | with MR/LP regulator in Under-drive mode | Low power regulator in under-drive mode (Flash memory in Deep power-down mode) | 112.7 | 120 | μs | | tWUSTDBY <sup>(2)</sup> | Wakeup from Standby | Exit Standby mode on rising edge | 308 | 313 | 0 | | I WOSIDET ! | mode | Exit Standby mode on falling edge | 307 | 313 | μs | Table 37. Low-power mode wakeup timings (continued) #### 6.3.9 External clock source characteristics #### High-speed external user clock generated from an external source In bypass mode the HSE oscillator is switched off and the input pin is a standard I/O. The external clock signal has to respect the *Table 61: I/O static characteristics*. However, the recommended clock input waveform is shown in *Figure 28*. The characteristics given in *Table 38* result from tests performed using an high-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 16*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|-----------------------------------------------------|------------|--------------------|-----|--------------------|------| | f <sub>HSE_ext</sub> | External user clock source frequency <sup>(1)</sup> | | 1 | - | 50 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | | 0.7V <sub>DD</sub> | - | $V_{DD}$ | V | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage | _ | V <sub>SS</sub> | - | 0.3V <sub>DD</sub> | V | | t <sub>w(HSE)</sub> | OSC_IN high or low time <sup>(1)</sup> | | 5 | - | - | ns | | t <sub>r(HSE)</sub> | OSC_IN rise or fall time <sup>(1)</sup> | | - | - | 10 | 115 | | C <sub>in(HSE)</sub> | OSC_IN input capacitance <sup>(1)</sup> | - | - | 5 | - | pF | | DuCv(uer) | Duty cycle | _ | 45 | _ | 55 | % | $V_{SS} \leq V_{IN} \leq V_{DD}$ μΑ Table 38. High-speed external user clock characteristics OSC IN Input leakage current <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> The wakeup times are measured from the wakeup event to the point in which the application code reads the first <sup>1.</sup> Guaranteed by design. ### Low-speed external user clock generated from an external source In bypass mode the LSE oscillator is switched off and the input pin is a standard I/O. The external clock signal has to respect the *Table 61: I/O static characteristics*. However, the recommended clock input waveform is shown in *Figure 29*. The characteristics given in *Table 39* result from tests performed using an low-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 16*. Symbol **Parameter Conditions** Min Max Unit Тур User External clock source 32.768 1000 kHz f<sub>LSE ext</sub> frequency(1) OSC32 IN input pin high level $V_{\mathsf{LSEH}}$ $V_{DD}$ $0.7V_{DD}$ voltage OSC32\_IN input pin low level voltage $\mathsf{V}_{\mathsf{SS}}$ $0.3V_{DD}$ $V_{LSEL}$ \_ t<sub>w(LSE)</sub> OSC32 IN high or low time<sup>(1)</sup> 450 t<sub>f(LSE)</sub> ns t<sub>r(LSE)</sub> OSC32 IN rise or fall time(1) 50 $t_{f(LSE)}$ OSC32\_IN input capacitance(1) 5 рF C<sub>in(LSE)</sub> Duty cycle 30 \_ 70 % DuCy<sub>(LSE)</sub> OSC32\_IN Input leakage current $V_{SS} \leq V_{IN} \leq V_{DD}$ ±1 μΑ П Table 39. Low-speed external user clock characteristics <sup>1.</sup> Guaranteed by design. Figure 28. High-speed external clock source AC timing diagram Figure 29. Low-speed external clock source AC timing diagram ### High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 26 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 40*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Table 40 TIGE 4 20 III 12 Coolinater Characteriotics | | | | | | | |------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------|-------|-----|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | f <sub>OSC_IN</sub> | Oscillator frequency | - | 4 | - | 26 | MHz | | R <sub>F</sub> | Feedback resistor | - | - | 200 | - | kΩ | | | HSE current consumption | $V_{DD}$ =3.3 V,<br>ESR= 30 $\Omega$ ,<br>$C_L$ =5 pF@25 MHz | - | 450 | - | μA | | I <sub>DD</sub> | | $V_{DD}$ =3.3 V,<br>ESR= 30 $\Omega$ ,<br>$C_L$ =10 pF@25 MHz | - | 530 | - | μΑ | | ACC <sub>HSE</sub> <sup>(2)</sup> | HSE accuracy | - | - 500 | - | 500 | ppm | | G <sub>m</sub> _crit_max | Maximum critical crystal g <sub>m</sub> | Startup | - | ı | 1 | mA/V | | t <sub>SU(HSE</sub> (3) | Startup time | V <sub>DD</sub> is stabilized | - | 2 | - | ms | Table 40. HSE 4-26 MHz oscillator characteristics<sup>(1)</sup> <sup>1.</sup> Guaranteed by design. <sup>2.</sup> This parameter depends on the crystal used in the application. The minimum and maximum values must be respected to comply with USB standard specifications. <sup>3.</sup> t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is based on characterization results. It is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 30*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Figure 30. Typical application with an 8 MHz crystal R<sub>EXT</sub> value depends on the crystal characteristics. ### Low-speed external clock generated from a crystal/ceramic resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 41*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------|-------------------------------------------|-----------------------------------------------|-----|-----|-----|-------| | | | LSEDRV[1:0]=00<br>Low drive capability | - | 250 | - | | | , | I <sub>DD</sub> LSE current consumption - | LSEDRV[1:0]=10<br>Medium low drive capability | - | 300 | - | nA | | IDD | | LSEDRV[1:0]=01 Medium high drive capability | - | 370 | - | I IIA | | | | LSEDRV[1:0]=11<br>High drive capability | - | 480 | - | | Table 41. LSE oscillator characteristics ( $f_{LSE} = 32.768 \text{ kHz}$ ) (1) DS12536 Rev 1 117/201 | 14510 | THE EGE Goomator onarao | toriotico (iLSE OZITOO III) | <del>-, ,</del> | ,00111111 | iaca, | | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------|-----------|-------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | LSEDRV[1:0]=00<br>Low drive capability | - | - | 0.48 | | | | C orit may | Nacional and the state of s | LSEDRV[1:0]=10<br>Medium low drive capability | - | - | 0.75 | uA/V | | G <sub>m</sub> _crit_max | Maximum critical crystal g <sub>m</sub> | LSEDRV[1:0]=01 Medium high drive capability | - | - | 1.7 | μΑ⁄V | | | | LSEDRV[1:0]=11<br>High drive capability | - | - | 2.7 | | | t <sub>SU</sub> <sup>(2)</sup> | start-up time | V <sub>DD</sub> is stabilized | - | 2 | - | s | Table 41. LSE oscillator characteristics ( $f_{LSE}$ = 32.768 kHz) (1) (continued) Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST Microelectronics website www.st.com. Resonator with integrated capacitors OSC32\_IN Bias controlled gain OSC32\_OUT STM32F ai17531a Figure 31. Typical application with a 32.768 kHz crystal <sup>1.</sup> Guaranteed by design. Guaranteed by characterization results. t<sub>SU</sub> is the start-up time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. ### 6.3.10 Internal clock source characteristics The parameters given in *Table 42* and *Table 43* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 16*. # High-speed internal (HSI) RC oscillator Table 42. HSI oscillator characteristics (1) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|---------------------------------------|----------------------------------------------------|-----|-----|-----|------| | f <sub>HSI</sub> | Frequency | - | - | 16 | - | MHz | | | HSI user trimming step <sup>(2)</sup> | - | - | - | 1 | % | | ACC | | $T_A = -40 \text{ to } 105 ^{\circ}\text{C}^{(3)}$ | - 8 | - | 4.5 | % | | ACC <sub>HSI</sub> | Accuracy of the HSI oscillator | $T_A = -10 \text{ to } 85 ^{\circ}\text{C}^{(3)}$ | - 4 | - | 4 | % | | | | $T_A = 25 ^{\circ}C^{(4)}$ | - 1 | - | 1 | % | | t <sub>su(HSI)</sub> <sup>(2)</sup> | HSI oscillator startup time | - | - | 2.2 | 4 | μs | | I <sub>DD(HSI)</sub> <sup>(2)</sup> | HSI oscillator power consumption | - | - | 60 | 80 | μA | - 1. $V_{DD}$ = 3.3 V, $T_A$ = -40 to 105 °C unless otherwise specified. - 2. Guaranteed by design. - 3. Guaranteed by characterization results. - 4. Factory calibrated, parts not soldered. Figure 32. ACCHSI versus temperature 6 4 2 4 4 4 6 Min Max Typical MSv41055V1 1. Guaranteed by characterization results. # Low-speed internal (LSI) RC oscillator Table 43. LSI oscillator characteristics (1) | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|-----|-----|-----|------| | f <sub>LSI</sub> <sup>(2)</sup> | Frequency | 17 | 32 | 47 | kHz | | t <sub>su(LSI)</sub> (3) | LSI oscillator startup time | - | 15 | 40 | μs | | I <sub>DD(LSI)</sub> <sup>(3)</sup> | LSI oscillator power consumption | - | 0.4 | 0.6 | μA | - 1. $V_{DD}$ = 3 V, $T_A$ = -40 to 105 °C unless otherwise specified. - 2. Guaranteed by characterization results. - 3. Guaranteed by design. Figure 33. LSI deviation versus temperature # 6.3.11 PLL characteristics The parameters given in *Table 44* and *Table 45* are derived from tests performed under temperature and $V_{DD}$ supply voltage conditions summarized in *Table 16*. **Table 44. Main PLL characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|------------------------------------|------------|---------------------|-----|------|------| | f <sub>PLL_IN</sub> | PLL input clock <sup>(1)</sup> | - | 0.95 <sup>(2)</sup> | 1 | 2.10 | | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | - | 24 | - | 216 | | | f <sub>PLL48_OUT</sub> | 48 MHz PLL multiplier output clock | - | - | 48 | 75 | MHz | | f <sub>VCO_OUT</sub> | PLL VCO output | - | 100 | - | 432 | | Table 44. Main PLL characteristics (continued) | Symbol | Parameter | Conditions | s | Min | Тур | Max | Unit | | |--------------------------------------|-------------------------------------------|------------------------------------------|--------------------|--------------|------|--------------|------|----| | 4 | PLL lock time | VCO freq = 100 MHz | | 75 | - | 200 | | | | t <sub>LOCK</sub> | PLL lock time | VCO freq = 432 MHz 100 | | | | - | 300 | μs | | | | | RMS | ī | 25 | - | | | | Jitter <sup>(3)</sup> | Cycle-to-cycle jitter | System clock | peak<br>to<br>peak | - | ±150 | - | | | | | | | RMS | ī | 15 | - | | | | | Period Jitter | | peak<br>to<br>peak | - | ±200 | - | ps | | | | Main clock output (MCO) for RMII Ethernet | Cycle to cycle at 50 MHz on 1000 samples | | - | 32 | - | | | | | Main clock output (MCO) for MII Ethernet | Cycle to cycle at 25 MHz on 1000 samples | | - | 40 | - | | | | | Bit Time CAN jitter | Cycle to cycle at on 1000 samples | | - | 330 | - | | | | I <sub>DD(PLL)</sub> <sup>(4)</sup> | PLL power consumption on V <sub>DD</sub> | VCO freq = 100 MHz<br>VCO freq = 432 MHz | | 0.15<br>0.45 | - | 0.40<br>0.75 | mA | | | I <sub>DDA(PLL)</sub> <sup>(4)</sup> | PLL power consumption on V <sub>DDA</sub> | VCO freq = 100 M<br>VCO freq = 432 M | | 0.30<br>0.55 | - | 0.40<br>0.85 | mA | | Take care of using the appropriate division factor M to obtain the specified PLL input clock values. The M factor is shared between PLL and PLLI2S. Table 45. PLLI2S characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|----------------------------------------|--------------------|---------------------|-----|------|--------| | f <sub>PLLI2S_IN</sub> | PLLI2S input clock <sup>(1)</sup> | - | 0.95 <sup>(2)</sup> | 1 | 2.10 | | | f <sub>PLLI2SQ_OUT</sub> | PLLI2S multiplier output clock for SAI | - | - | - | 216 | MHz | | f <sub>PLLI2SR_OUT</sub> | PLLI2S multiplier output clock for I2S | - | - | - | 216 | IVITIZ | | f <sub>VCO_OUT</sub> | PLLI2S VCO output | - | 100 | - | 432 | | | + | PLLI2S lock time | VCO freq = 100 MHz | 75 | - | 200 | | | t <sub>LOCK</sub> | | VCO freq = 432 MHz | 100 | - | 300 | μs | <sup>2.</sup> Guaranteed by design. <sup>3.</sup> The use of 2 PLLs in parallel could degraded the Jitter up to +30%. <sup>4.</sup> Guaranteed by characterization results. Table 45. PLLI2S characteristics (continued) | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |----------------------------------------|----------------------------------------------|------------------------------------------------------------------------|--------------------|--------------|------|--------------|------| | | Master I2S clock jitter | Cycle to cycle at RMS | | - | 90 | - | ps | | Jitter <sup>(3)</sup> | | 48KHz period, | peak<br>to<br>peak | - | ±280 | - | ps | | | Waster 120 Glock Jitter | Average frequency o<br>12.288 MHz<br>N = 432, R = 5<br>on 1000 samples | f | - | 90 | - | ps | | | WS I2S clock jitter | Cycle to cycle at 48 KHz on 1000 samples | | - | 400 | - | ps | | I <sub>DD(PLLI2S)</sub> <sup>(4)</sup> | PLLI2S power consumption on V <sub>DD</sub> | VCO freq = 100 MHz<br>VCO freq = 432 MHz | | 0.15<br>0.45 | - | 0.40<br>0.75 | mA | | I <sub>DDA(PLLI2S)</sub> (4) | PLLI2S power consumption on V <sub>DDA</sub> | VCO freq = 100 MHz<br>VCO freq = 432 MHz | | 0.30<br>0.55 | - | 0.40<br>0.85 | mA | - 1. Take care of using the appropriate division factor M to have the specified PLL input clock values. - 2. Guaranteed by design. - 3. Value given with main PLL running. - 4. Guaranteed by characterization results. **Table 46. PLLISAI characteristics** | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |--------------------------|---------------------------------------------------------|----------------------------------------------------------------|--------------------|-----|------|------|--------| | f <sub>PLLSAI_IN</sub> | PLLSAI input clock <sup>(1)</sup> | - | - | | 1 | 2.10 | | | f <sub>PLLSAIP_OUT</sub> | PLLSAI multiplier output clock for 48 MHz | - | | - | 48 | 75 | MHz | | f <sub>PLLSAIQ_OUT</sub> | PLLSAI multiplier output clock for SAI | - | | - | - | 216 | IVITIZ | | f <sub>VCO_OUT</sub> | PLLSAI VCO output | - | | 100 | 1 | 432 | | | 4 | VCO freq = 100 MHz | | 75 | - | 200 | μs | | | t <sub>LOCK</sub> PL | I LESALIOCK LITTE | VCO freq = 432 MHz | | 100 | - | 300 | | | | Mastar CAL ala di iittar | Cycle to cycle at | RMS | - | 90 | - | ps | | | | 12.288 MHz on<br>48KHz period,<br>N=432, R=5 | peak<br>to<br>peak | - | ±280 | - | ps | | Jitter <sup>(3)</sup> | Master SAI clock jitter | Average frequency of 12.288 MHz N = 432, R = 5 on 1000 samples | f | - | 90 | - | ps | | | FS clock jitter Cycle to cycle at 48 K on 1000 samples | | KHz | - | 400 | - | ps | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------|---------------------------------------|------------------------------------------|--------------|-----|--------------|------| | I <sub>DD(PLLSAI)</sub> <sup>(4)</sup> | PLLSAI power consumption on $V_{DD}$ | VCO freq = 100 MHz<br>VCO freq = 432 MHz | 0.15<br>0.45 | - | 0.40<br>0.75 | mA | | I <sub>DDA(PLLSAI)</sub> <sup>(4)</sup> | PLLSAI power consumption on $V_{DDA}$ | VCO freq = 100 MHz<br>VCO freq = 432 MHz | 0.30<br>0.55 | ı | 0.40<br>0.85 | mA | Table 46. PLLISAI characteristics (continued) - 1. Take care of using the appropriate division factor M to have the specified PLL input clock values. - 2. Guaranteed by design. - 3. Value given with main PLL running. - 4. Guaranteed by characterization results. # 6.3.12 PLL spread spectrum clock generation (SSCG) characteristics The spread spectrum clock generation (SSCG) feature allows to reduce electromagnetic interferences (see *Table 57: EMI characteristics*). It is available only on the main PLL. Table 47. SSCG parameters constraint | Symbol | Parameter | Min | Тур | Max <sup>(1)</sup> | Unit | |-------------------|-----------------------|------|-----|---------------------|------| | f <sub>Mod</sub> | Modulation frequency | - | - | 10 | KHz | | md | Peak modulation depth | 0.25 | - | 2 | % | | MODEPER * INCSTEP | - | - | - | 2 <sup>15</sup> - 1 | | <sup>1.</sup> Guaranteed by design. # Equation 1 The frequency modulation period (MODEPER) is given by the equation below: $$MODEPER = round[f_{PLL \ IN} / \ (4 \times f_{Mod})]$$ $f_{PLL\ IN}$ and $f_{Mod}$ must be expressed in Hz. As an example: If $f_{PLL\_IN}$ = 1 MHz, and $f_{MOD}$ = 1 kHz, the modulation depth (MODEPER) is given by equation 1: MODEPER = round[ $$10^6 / (4 \times 10^3)$$ ] = 250 #### Equation 2 Equation 2 allows to calculate the increment step (INCSTEP): INCSTEP = round[ $$((2^{15} - 1) \times md \times PLLN) / (100 \times 5 \times MODEPER)$$ ] f<sub>VCO OUT</sub> must be expressed in MHz. With a modulation depth (md) = ±2 % (4 % peak to peak), and PLLN = 240 (in MHz): INCSTEP = round[ $$((2^{15}-1) \times 2 \times 240)/(100 \times 5 \times 250)$$ ] = 126md(quantitazed)% 123/201 An amplitude quantization error may be generated because the linear modulation profile is obtained by taking the quantized values (rounded to the nearest integer) of MODPER and INCSTEP. As a result, the achieved modulation depth is quantized. The percentage quantized modulation depth is given by the following formula: $$md_{quantized}\% = (MODEPER \times INCSTEP \times 100 \times 5) / \ ((2^{15} - 1) \times PLLN)$$ As a result: $$md_{quantized}\% = (250 \times 126 \times 100 \times 5) / ((2^{15} - 1) \times 240) = 2.002\%$$ (peak) *Figure 34* and *Figure 35* show the main PLL output clock waveforms in center spread and down spread modes, where: F0 is f<sub>PLL OUT</sub> nominal. $T_{mode}$ is the modulation period. md is the modulation depth. Figure 34. PLL output clock waveforms in center spread mode Figure 35. PLL output clock waveforms in down spread mode ### 6.3.13 USB OTG HS PHY PLLs characteristics The parameters given in *Table 48* are derived from tests performed under temperature and $V_{DD}$ supply voltage conditions summarized in *Table 16*. Table 48. USB OTG HS PLL1 characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|----------------------------------|------------|----------------------|-----|------|------| | f <sub>PLL1_IN</sub> | PLL1 input clock | - | 12, 12.5, 16, 24, 25 | | | | | f <sub>PLL1_OUT</sub> | PLL1 output clock <sup>(2)</sup> | - | - | 60 | - | MHz | | f <sub>VCO_OUT</sub> | PLL1 VCO output | - | 600 | - | 720 | | | t <sub>LOCK</sub> | PLL1 lock time <sup>(2)</sup> | - | - | - | 22 | μs | | I <sub>DD(PLL1)</sub> | PLL1 digital power consumption | - | - | - | 1.8 | mA | | I <sub>DDA(PLL1)</sub> | PLL1 analog power consumption | - | - | - | 2.75 | ША | <sup>1.</sup> Guaranteed by design. Table 49. USB OTG HS PLL2 characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|----------------------------------|------------|-----|-----|-----|------| | f <sub>PLL2_IN</sub> | PLL2 input clock | - | - | 60 | - | | | f <sub>PLL2_OUT</sub> | PLL2 output clock <sup>(2)</sup> | - | - | 480 | - | MHz | | f <sub>VCO_OUT</sub> | PLL2 VCO output | - | - | 480 | - | | | t <sub>LOCK</sub> | PLL2 lock time <sup>(2)</sup> | - | - | - | 91 | μs | | I <sub>DD(PLL2)</sub> | PLL2 digital power consumption | - | ı | ı | 2.1 | mA | | I <sub>DDA(PLL2)</sub> | PLL2 analog power consumption | - | - | - | 1.5 | IIIA | <sup>1.</sup> Guaranteed by design. # 6.3.14 USB OTG HS PHY regulator characteristics The parameters given in *Table 50* are derived from tests performed under temperature and $V_{DD}$ supply voltage conditions summarized in *Table 16*. Table 50. USB OTG HS PHY regulator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|--------------------------------------------------|------------|------|-----|------|------| | V <sub>DD12OTGHS</sub> | 1.2 V internal voltage on V <sub>DD12OTGHS</sub> | - | 1.18 | 1.2 | 1.24 | V | | CEXT | External capacitor on V <sub>DD12OTGHS</sub> | - | 1.1 | 2.2 | 3.3 | μF | | I <sub>DDPHYHSREG</sub> | Regulator power consumption | - | 100 | 120 | 125 | μΑ | <sup>1.</sup> Based on test during characterization. <sup>2.</sup> Based on test during characterization. <sup>2.</sup> Based on test during characterization. # 6.3.15 USB HS PHY external resistor characteristics Table 51. USB HS PHY external resistor characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------|-------------------------------------------------------------------|------------------------------|------|------|------|------| | REXT | External calibration resistor connected (to GND) from OTG_HS_REXT | Required if using USB HS PHY | 2.97 | 3.00 | 3.03 | kΩ | # 6.3.16 Memory characteristics # Flash memory The characteristics are given at TA = -40 to 105 °C unless otherwise specified. The devices are shipped to customers with the Flash memory erased. Table 52. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|----------------|----------------------------------------------------|-----|------|-----|------| | | | Write / Erase 8-bit mode, V <sub>DD</sub> = 1.7 V | - | 6.7 | - | | | I <sub>DD</sub> | Supply current | Write / Erase 16-bit mode, V <sub>DD</sub> = 2.1 V | - | 9.2 | - | mA | | | | Write / Erase 32-bit mode, V <sub>DD</sub> = 3.3 V | - | 12.6 | - | | Table 53. Flash memory programming | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |-------------------------|----------------------------|--------------------------------------------------|--------------------|------|--------------------|------| | t <sub>prog</sub> | Word programming time | Program/erase parallelism<br>(PSIZE) = x 8/16/32 | - | 16 | 100 <sup>(2)</sup> | μs | | | | Program/erase parallelism<br>(PSIZE) = x 8 | - | 346 | 418 | | | t <sub>ERASE16KB</sub> | Sector (16 KB) erase time | Program/erase parallelism (PSIZE) = x 16 | - | 252 | 312 | ms | | | | Program/erase parallelism (PSIZE) = x 32 | - | 208 | 265 | | | | Sector (128 KB) erase time | Program/erase parallelism<br>(PSIZE) = x 8 | - | 1953 | 2500 | | | t <sub>ERASE128KB</sub> | | Program/erase parallelism (PSIZE) = x 16 | - | 1252 | 1639 | ms | | | | Program/erase parallelism (PSIZE) = x 32 | - | 927 | 1322 | | | | | Program/erase parallelism<br>(PSIZE) = x 8 | - | 1027 | 1298 | | | terase64kb | Sector (64 KB) erase time | Program/erase parallelism (PSIZE) = x 16 | - | 675 | 840 | ms | | | | Program/erase parallelism (PSIZE) = x 32 | - | 505 | 682 | | | rable 50.1 lash memory programming (continued) | | | | | | | | |------------------------------------------------|---------------------|------------------------------------------|--------------------|------|--------------------|------|--| | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | | | t <sub>ME</sub> | | Program/erase parallelism (PSIZE) = x 8 | - | 7718 | 9883 | | | | | Mass erase time | Program/erase parallelism (PSIZE) = x 16 | - | 4869 | 6379 | ms | | | | | Program/erase parallelism (PSIZE) = x 32 | - | 3503 | 5180 | | | | | | 32-bit program operation | 2.7 | - | 3 | V | | | $V_{prog}$ | Programming voltage | 16-bit program operation | 2.1 | - | 3.6 | V | | | | | 8-bit program operation | 1.7 | - | 3.6 | V | | Table 53. Flash memory programming (continued) Table 54. Flash memory programming with V<sub>PP</sub> | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |-------------------------|---------------------------------------------------------|------------------------------|--------------------|-----|--------------------|------| | t <sub>prog</sub> | Double word programming | | - | 16 | 100 <sup>(2)</sup> | μs | | t <sub>ERASE16KB</sub> | Sector (16 KB) erase time | T <sub>A</sub> = 0 to +40 °C | - | 180 | - | | | t <sub>ERASE128KB</sub> | Sector (128 KB) erase time | V <sub>DD</sub> = 3.3 V | - | 900 | - | ms | | t <sub>ERASE64KB</sub> | Sector (64 KB) erase time | $V_{PP} = 8.5 \text{ V}$ | - | 450 | - | | | t <sub>ME</sub> | Mass erase time | | - | 6.9 | - | S | | $V_{prog}$ | Programming voltage | - | 2.7 | ı | 3.6 | ٧ | | $V_{PP}$ | V <sub>PP</sub> voltage range | - | 7 | ı | 9 | > | | I <sub>PP</sub> | Minimum current sunk on the V <sub>PP</sub> pin | - | 10 | - | - | mA | | t <sub>VPP</sub> (3) | Cumulative time during which V <sub>PP</sub> is applied | - | - | - | 1 | hour | <sup>1.</sup> Guaranteed by design. Table 55. Flash memory endurance and data retention | Symbol | I Parameter Conditions <sup>(1)</sup> | | Value | Unit | |------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------| | Symbol | Parameter | Conditions | Min <sup>(2)</sup> | Oilit | | N <sub>END</sub> | Endurance | $T_A = -40 \text{ to } +85 \text{ °C } (6 \text{ suffix versions})$<br>$T_A = -40 \text{ to } +105 \text{ °C } (7 \text{ suffix versions})$ | 10 | kcycles | | | | 1 kcycle <sup>(3)</sup> at T <sub>A</sub> = 85 °C | 30 | | | t <sub>RET</sub> | | 1 kcycle <sup>(3)</sup> at T <sub>A</sub> = 105 °C | 10 | Years | | | | 10 kcycles <sup>(3)</sup> at T <sub>A</sub> = 55 °C | 20 | | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> The maximum programming time is measured after 10 K erase operations. <sup>2.</sup> The maximum programming time is measured after 10 K erase operations. <sup>3.</sup> $V_{\mbox{\footnotesize{PP}}}$ should only be connected during programming/erasing. - 1. Tj can not go above 125°C (current consumption limitation). - 2. Guaranteed by characterization results. - 3. Cycling performed over the whole temperature range. #### 6.3.17 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. ### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A burst of fast transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 56*. They are based on the EMS levels and classes defined in application note AN1709. | Symbol | Parameter | Conditions | Level/<br>Class | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 3.3 V, $T_A$ = +25 °C,<br>$f_{HCLK}$ = 216 MHz,<br>conforms to IEC 61000-4-2 | 2B | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on $V_{DD}$ and $V_{SS}$ pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, $T_A$ =+25 °C,<br>$f_{HCLK}$ = 216 MHz,<br>conforms to IEC 61000-4-2 | 5A | Table 56. EMS characteristics As a consequence, it is recommended to add a serial resistor (1 $k\Omega$ ) located as close as possible to the MCU to the pins exposed to noise (connected to tracks longer than 50 mm on PCB). #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). #### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application, executing EEMBC code, is running. This emission test is compliant with SAE IEC61967-2 standard which specifies the test board and the pin loading. Max vs. Monitored [f<sub>HSE</sub>/f<sub>CPU</sub>] Parameter **Conditions** Unit **Symbol** frequency band 25/200 MHz 0.1 MHz to 30 MHz 23 $V_{DD}$ = 3.6 V, $T_A$ = 25 °C, conforming to 30 MHz to 130 MHz 20 dBuV IEC61967-2 ART/L1-cache OFF, over-drive ON, 130 MHz to 1 GHz 34 Peak level S<sub>EMI</sub> all peripheral clocks enabled, clock dithering disabled. 1 GHz to 2 GHz 24 **EMI Level** 4 **Table 57. EMI characteristics** # 6.3.18 Absolute maximum ratings (electrical sensitivity) Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the ANSI/ESDA/JEDEC JS-001-2012 and ANSI/ESD S5.3.1-2009 standards. STM32F730x8 Electrical characteristics | Symbol | Ratings | Conditions | Class | Maximum<br>value <sup>(1)</sup> | Unit | |-----------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------|---------------------------------|------| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | T <sub>A</sub> = +25 °C conforming to<br>ANSI/ESDA/JEDEC JS-001-2012 | 2 | 2000 | | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C conforming to ANSI/ESD STM5.3.1-2009, all the packages excepted WLCSP100 | 3 | 250 | V | Table 58. ESD absolute maximum ratings #### Static latchup Two complementary static tests are required on six parts to assess the latchup performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latchup standard. Table 59. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II level A | #### 6.3.19 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below V<sub>SS</sub> or above V<sub>DD</sub> (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. ### Functional susceptibilty to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of -5 μA/+0 μA range), or other functional failure (for example reset, oscillator frequency deviation). Negative induced leakage current is caused by negative injection and positive induced leakage current by positive injection. The test results are given in Table 60. <sup>1.</sup> Guaranteed by characterization results. | Symbol | | Functional s | usceptibility | | |------------------|---------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------| | | Description | Negative injection | Positive injection | Unit | | | Injected current on BOOT0, PDR_ON, BYPASS_REG, OTG_HS_REXT | -0 | 0 | | | | Injected current on NRST | -0 | NA <sup>(1)</sup> | | | I <sub>INJ</sub> | Injected current on PF9, PF10, PH0_OSCIN, PH1_OSCOUT, PC0, PC1, PC2, PC3, PB14 <sup>(2)</sup> , PB15 <sup>(2)</sup> | -0 | NA <sup>(1)</sup> | mA | | | Injected current on any other FT or FTf pins | -5 | NA <sup>(1)</sup> | | | | Injected current on any other pins | -5 | +5 | | Table 60. I/O current injection susceptibility Note: It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. # 6.3.20 I/O port characteristics # General input/output characteristics Unless otherwise specified, the parameters given in *Table 61: I/O static characteristics* are derived from tests performed under the conditions summarized in *Table 16*. All I/Os are CMOS and TTL compliant. Table 61. I/O static characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|-------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------|-----|----------------------------------------------------|------| | | FT, TTa and NRST I/O input low level voltage | 1.7 V≤V <sub>DD</sub> ≤3.6 V | - | - | $\frac{0.35V_{DD}^{}-0.04^{(1)}}{0.3V_{DD}^{(2)}}$ | | | V <sub>IL</sub> | BOOT I/O input low level | 1.75 V≤V <sub>DD</sub> ≤3.6 V, −<br>40 °C≤T <sub>A</sub> ≤105 °C | - | - | 0.1V <sub>DD</sub> +0.1 <sup>(1)</sup> | V | | | voltage 1.7 V≤V <sub>DD</sub> ≤3.6 V, 0 °C≤T <sub>A</sub> ≤105 °C | | 0.1VDD10.1V | | | | | | FT, TTa and NRST I/O input | | | _ | _ | | | | high level voltage <sup>(5)</sup> | 1.7 V 3 V DD 30.0 V | 0.7V <sub>DD</sub> <sup>(2)</sup> | | _ | | | V <sub>IH</sub> | BOOT I/O input high level | 1.75 V≤V <sub>DD</sub> ≤3.6 V, −<br>40 °C≤T <sub>A</sub> ≤105 °C | 0.17V <sub>DD</sub> +0.7 <sup>(1)</sup> | | | ٧ | | | voltage | 1.7 V≤V <sub>DD</sub> ≤3.6 V,<br>0 °C≤T <sub>A</sub> ≤105 °C | 0.17 VDD10.7 V | - | - | | <sup>1.</sup> Injection is not possible. <sup>2.</sup> PB14 and PB15 in the STM32F730x8 devices. Table 61. I/O static characteristics (continued) | Symbol | Parai | meter | Conditions | Min | Тур | Max | Unit | |--------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------|-----|-----|------| | | FT, TTa and NF hysteresis | RST I/O input | 1.7 V≤V <sub>DD</sub> ≤3.6 V | 10%V <sub>DD</sub> <sup>(3)</sup> | - | - | | | V <sub>HYS</sub> | BOOT I/O input | t hyatarasia | 1.75 V≤V <sub>DD</sub> ≤3.6 V, −<br>40 °C≤T <sub>A</sub> ≤105 °C | 0.1 | | | ٧ | | | BOOT I/O input | i nysteresis | 1.7 V≤V <sub>DD</sub> ≤3.6 V,<br>0 °C≤T <sub>A</sub> ≤105 °C | 0.1 | - | - | | | | I/O input leakag | ge current (4) | $V_{SS} \leq V_{IN} \leq V_{DD}$ | - | - | ±1 | | | I <sub>lkg</sub> | I/O FT input lea | kage current (5) | V <sub>IN</sub> = 5 V | - | - | 3 | μA | | R <sub>PU</sub> | Weak pull-up<br>equivalent<br>resistor <sup>(6)</sup> | All pins<br>except for<br>PA10/PB12<br>(OTG_FS_ID<br>,OTG_HS_ID<br>) | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | | | | | PA10/PB12<br>(OTG_FS_ID<br>,OTG_HS_ID<br>) | | 7 | 10 | 14 | kΩ | | R <sub>PD</sub> | Weak pull- down equivalent resistor <sup>(7)</sup> PA10/PB (OTG_FS ,OTG_HS ) PA10/PB (OTG_FS | weak pull-down except for PA10/PB12 (OTG_FS_ID OTG_HS_ID) | $V_{IN} = V_{DD}$ | 30 | 40 | 50 | N22 | | | | PA10/PB12<br>(OTG_FS_ID<br>,OTG_HS_ID<br>) | | 7 | 10 | 14 | | | C <sub>IO</sub> <sup>(8)</sup> | I/O pin capacita | ince | - | - | 5 | - | pF | - 1. Guaranteed by design. - 2. Tested in production. - 3. With a minimum of 200 mV. - Leakage could be higher than the maximum value, if negative current is injected on adjacent pins, Refer to Table 60: I/O current injection susceptibility - To sustain a voltage higher than VDD +0.3 V, the internal pull-up/pull-down resistors must be disabled. Leakage could be higher than the maximum value, if negative current is injected on adjacent pins. Refer to Table 60: I/O current injection susceptibility - 6. Pull-up resistors are designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimum (~10% order). - Pull-down resistors are designed with a true resistance in series with a switchable NMOS. This NMOS contribution to the series resistance is minimum (~10% order). - 8. Hysteresis voltage between Schmitt trigger switching levels. Guaranteed by characterization results. All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements for FT I/Os is shown in *Figure 36*. Figure 36. FT I/O input characteristics #### **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to $\pm 8$ mA, and sink or source up to $\pm 20$ mA (with a relaxed $V_{OL}/V_{OH}$ ) except PC13, PC14, PC15 and PI8 which can sink or source up to $\pm 3$ mA. When using the PC13 to PC15 and PI8 GPIOs in output mode, the speed should not exceed 2 MHz with a maximum load of 30 pF. In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*. In particular: - The sum of the currents sourced by all the I/Os on $V_{DD}$ , plus the maximum Run consumption of the MCU sourced on $V_{DD}$ , cannot exceed the absolute maximum rating $\Sigma I_{VDD}$ (see *Table 14*). - The sum of the currents sunk by all the I/Os on $V_{SS}$ plus the maximum Run consumption of the MCU sunk on $V_{SS}$ cannot exceed the absolute maximum rating $\Sigma I_{VSS}$ (see *Table 14*). #### Output voltage levels Unless otherwise specified, the parameters given in *Table 62* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 16*. All I/Os are CMOS and TTL compliant. DS12536 Rev 1 133/201 Table 62. Output voltage characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------|--------------------|---------------------------------------| | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | CMOS port <sup>(2)</sup> $I_{IO} = +8 \text{ mA}$ $2.7 \text{ V} \leq V_{DD} \leq 3.6 \text{ V}$ | - | 0.4 | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin except PC14 | | - | V | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for PC14 | CMOS port <sup>(2)</sup> $I_{IO} = -2 \text{ mA}$ $2.7 \text{ V} \leq V_{DD} \leq 3.6 \text{ V}$ | V <sub>DD</sub> - 0.4 | - | | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | TTL port <sup>(2)</sup> $I_{IO} = +8mA$ $2.7 \text{ V} \leq V_{DD} \leq 3.6 \text{ V}$ | - | 0.4 | V | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin except PC14 | TTL port <sup>(2)</sup> I <sub>IO</sub> =-8mA 2.7 V ≤V <sub>DD</sub> ≤3.6 V | 2.4 | - | V | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | $I_{IO}$ = +20 mA<br>2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | - | 1.3 <sup>(4)</sup> | V | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin except PC14 | $I_{IO}$ = -20 mA<br>2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | V <sub>DD</sub> -1.3 <sup>(4)</sup> | - | V | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | $I_{IO}$ = +6 mA<br>1.8 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | - | 0.4 <sup>(4)</sup> | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin except PC14 | $I_{IO} = -6 \text{ mA}$<br>1.8 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | V <sub>DD</sub> -0.4 <sup>(4)</sup> | - | V | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | $I_{IO}$ = +4 mA<br>1.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6V | - | 0.4 <sup>(5)</sup> | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin except PC14 | $I_{IO} = -4 \text{ mA}$<br>1.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6V | V <sub>DD</sub> -0.4 <sup>(5)</sup> | - | V | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for PC14 | I <sub>IO</sub> = -1 mA<br>1.7 V ≤V <sub>DD</sub> ≤3.6V | V <sub>DD</sub> -0.4 <sup>(5)</sup> | - | | The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 14*. and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>. - 4. Based on characterization data. - 5. Guaranteed by design. ### Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 37* and *Table 63*, respectively. <sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. <sup>3.</sup> The $I_{\rm IO}$ current sourced by the device must always respect the absolute maximum rating specified in *Table 14* and the sum of $I_{\rm IO}$ (I/O ports and control pins) must not exceed $I_{\rm VDD}$ . Unless otherwise specified, the parameters given in *Table 63* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 16*. Table 63. I/O AC characteristics<sup>(1)(2)</sup> | OSPEEDRy<br>[1:0] bit<br>value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------|-------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------|-----|-----|--------------------|------------------------------------------------------------| | | | | $C_L = 50 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$ | ı | - | 4 | | | | | | $C_L = 50 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$ | ı | - | 2 | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | $C_L = 10 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$ | ı | - | 8 | MHz | | 00 | | | $C_L = 10 \text{ pF}, V_{DD} \ge 1.8 \text{ V}$ | ı | - | 4 | 4 2 8 MHz 4 3 100 ns 25 12.5 10 6 20 10 50(4) 00(4) 25 MHz | | | | | $C_L = 10 \text{ pF, } V_{DD} \ge 1.7 \text{ V}$ | ı | - | 3 | | | | $t_{f(IO)out}/\ t_{r(IO)out}$ | Output high to low level fall time and output low to high level rise time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.7 V to 3.6 V | - | - | 100 | ns | | | | | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 2.7 V | - | - | 25 | | | | | | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 1.8 V | - | - | 12.5 | - | | | £ | Maximum fragues as (3) | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 10 | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V | - | - | 50 | WHZ | | 01 | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.8 V | - | - | 20 | | | ΟI | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 12.5 | | | | | | $C_L = 50 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$ | - | - | 10 | | | | t <sub>f(IO)out</sub> / | Output high to low level fall time and output low to high | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V | - | - | 6 | ne | | | $t_{r(IO)out}$ | level rise time | $C_L = 50 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$ | - | - | 20 | ns<br>MHz | | | | | $C_L = 10 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$ | - | - | 10 | | | | | | $C_L = 40 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$ | - | - | 50 <sup>(4)</sup> | | | | | | $C_L = 10 \text{ pF, } V_{DD} \ge 2.7 \text{ V}$ | - | - | 100 <sup>(4)</sup> | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup> | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 25 | MHz | | 10 | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.8 V | - | - | 50 | | | | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V | ı | - | 42.5 | | | | | | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥2.7 V | ı | - | 6 | | | | t <sub>f(IO)out</sub> / | Output high to low level fall time and output low to high | $C_L = 10 \text{ pF, } V_{DD} \ge 2.7 \text{ V}$ | ı | - | 4 | ne | | | $t_{r(IO)out}$ | level rise time | $C_L = 40 \text{ pF, } V_{DD} \ge 1.7 \text{ V}$ | ı | - | 10 ns | | | | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 6 | | Table 63. I/O AC characteristics<sup>(1)(2)</sup> (continued) | OSPEEDRy<br>[1:0] bit<br>value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------|-------------------------|-----------------------------------------------------------------|--------------------------------------------------|-----|-----|--------------------|--------| | | | | $C_L = 30 \text{ pF, } V_{DD} \ge 2.7 \text{ V}$ | - | - | 100 <sup>(4)</sup> | | | | | | C <sub>L</sub> = 30 pF, V <sub>DD</sub> ≥ 1.8 V | - | - | 50 | | | | f . | Maximum frequency <sup>(3)</sup> | C <sub>L</sub> = 30 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 42.5 | MHz | | | † <sub>max(IO)out</sub> | iviaximum frequency | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V | - | - | 180 <sup>(4)</sup> | IVIITZ | | | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.8 V | - | - | 100 | | | 11 | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 72.5 | | | 11 | | | $C_L = 30 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$ | - | - | 4 | | | | | | C <sub>L</sub> = 30 pF, V <sub>DD</sub> ≥1.8 V | - | - | 6 | | | | t <sub>f(IO)out</sub> / | Output high to low level fall time and output low to high | C <sub>L</sub> = 30 pF, V <sub>DD</sub> ≥1.7 V | - | - | 7 | ns | | | t <sub>r(IO)out</sub> | level rise time | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V | - | - | 2.5 | 115 | | | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥1.8 V | - | - | 3.5 | | | | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥1.7 V | - | - | 4 | | | - | tEXTIpw | Pulse width of external signals detected by the EXTI controller | - | 10 | - | - | ns | - 1. Guaranteed by design. - 2. The I/O speed is configured using the OSPEEDRy[1:0] bits. Refer to the STM32F72xxx and STM32F73xxx reference manual for a description of the GPIOx\_SPEEDR GPIO port output speed register. - 3. The maximum frequency is defined in *Figure 37*. - 4. For maximum frequencies above 50 MHz and $V_{DD}$ > 2.4 V, the compensation cell should be used. Figure 37. I/O AC characteristics definition #### 6.3.21 **NRST** pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, RpII (see Table 61: I/O static characteristics). Unless otherwise specified, the parameters given in *Table 64* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------------------------|-------------------------|-----|-----|-----|------| | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(1)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | V <sub>F(NRST)</sub> <sup>(2)</sup> | NRST Input filtered pulse | - | - | - | 100 | ns | | V <sub>NF(NRST)</sub> <sup>(2)</sup> | NRST Input not filtered pulse | V <sub>DD</sub> > 2.7 V | 300 | - | - | ns | | T <sub>NRST_OUT</sub> | Generated reset pulse duration | Internal Reset source | 20 | - | - | μs | Table 64. NRST pin characteristics 2. Guaranteed by design. Figure 38. Recommended NRST pin protection - The reset network protects the device against parasitic resets. 0.1 uF capacitor must be placed as close as possible to the chip. - The user must ensure that the level on the NRST pin can go below the $V_{\text{IL}(NRST)}$ max level specified in Table 64. Otherwise the reset is not taken into account by the device. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order). #### 6.3.22 TIM timer characteristics The parameters given in *Table 65* are guaranteed by design. Refer to Section 6.3.20: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). Table 65. TIMx characteristics<sup>(1)(2)</sup> | Symbol | Parameter | Conditions <sup>(3)</sup> | Min | Max | Unit | |------------------------|----------------------------------------------|----------------------------------------------------------------------|-----|-------------------------|----------------------| | t | Timer resolution time | AHB/APBx prescaler=1<br>or 2 or 4, f <sub>TIMxCLK</sub> =<br>216 MHz | 1 | - | t <sub>TIMxCLK</sub> | | <sup>T</sup> res(TIM) | Timer resolution time | AHB/APBx<br>prescaler>4, f <sub>TIMxCLK</sub> =<br>108 MHz | 1 | - | t <sub>TIMxCLK</sub> | | f <sub>EXT</sub> | Timer external clock frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 216 MHz | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | Res <sub>TIM</sub> | Timer resolution | | - | 16/32 | bit | | t <sub>MAX_COUNT</sub> | Maximum possible count with 32-bit counter | - | - | 65536 ×<br>65536 | t <sub>TIMxCLK</sub> | <sup>1.</sup> TIMx is used as a general term to refer to the TIM1 to TIM12 timers. #### 6.3.23 RTC characteristics **Table 66. RTC characteristics** | Symbol | Parameter | Conditions | Min | Max | |--------|--------------------------------------------|--------------------------------------------------|-----|-----| | - | f <sub>PCLK1</sub> /RTCCLK frequency ratio | Any read/write operation from/to an RTC register | 4 | - | # 6.3.24 12-bit ADC characteristics Unless otherwise specified, the parameters given in *Table 67* are derived from tests performed under the ambient temperature, $f_{PCLK2}$ frequency and $V_{DDA}$ supply voltage conditions summarized in *Table 16*. Table 67. ADC characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|----------------------------|---------------------------------------------|--------------------|-----|-----------|------| | $V_{DDA}$ | Power supply | V <sub>DDA</sub> –V <sub>REF+</sub> < 1.2 V | 1.7 <sup>(1)</sup> | - | 3.6 | V | | V <sub>REF+</sub> | Positive reference voltage | VDDA -VREF+ \ 1.2 V | 1.7 <sup>(1)</sup> | - | $V_{DDA}$ | V | | V <sub>REF-</sub> | Negative reference voltage | - | - | 0 | - | V | <sup>2.</sup> Guaranteed by design. <sup>3.</sup> The maximum timer frequency on APB1 or APB2 is up to 216 MHz, by setting the TIMPRE bit in the RCC\_DCKCFGR register, if APBx prescaler is 1 or 2 or 4, then TIMxCLK = HCLK, otherwise TIMxCLK = 4x PCLKx. Table 67. ADC characteristics (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------|----------|-------------------|--------------------| | £ | ADO alsalaframosa | $V_{DDA} = 1.7^{(1)}$ to 2.4 V | 0.6 | 15 | 18 | MHz | | f <sub>ADC</sub> | ADC clock frequency | V <sub>DDA</sub> = 2.4 to 3.6 V | 0.6 | 30 | 36 | MHz | | f <sub>TRIG</sub> <sup>(2)</sup> | External trigger frequency | f <sub>ADC</sub> = 30 MHz,<br>12-bit resolution | - | - | 1764 | kHz | | | | - | - | ı | 17 | 1/f <sub>ADC</sub> | | $V_{AIN}$ | Conversion voltage range <sup>(3)</sup> | - | 0<br>(V <sub>SSA</sub> or V <sub>REF-</sub><br>tied to ground) | - | V <sub>REF+</sub> | V | | R <sub>AIN</sub> <sup>(2)</sup> | External input impedance | See <i>Equation 1</i> for details | - | - | 50 | kΩ | | R <sub>ADC</sub> <sup>(2)(4)</sup> | Sampling switch resistance | - | 1.5 | - | 6 | kΩ | | C <sub>ADC</sub> <sup>(2)</sup> | Internal sample and hold capacitor | - | - | 4 | 7 | pF | | t <sub>lat</sub> <sup>(2)</sup> | Injection trigger conversion | f <sub>ADC</sub> = 30 MHz | - | - | 0.100 | μs | | 'lat` ´ | latency | - | - | - | 3 <sup>(5)</sup> | 1/f <sub>ADC</sub> | | t <sub>latr</sub> (2) | Regular trigger conversion | f <sub>ADC</sub> = 30 MHz | - | ı | 0.067 | μs | | 'latr' | latency | - | - | ı | 2 <sup>(5)</sup> | 1/f <sub>ADC</sub> | | t <sub>S</sub> <sup>(2)</sup> | Sampling time | f <sub>ADC</sub> = 30 MHz | 0.100 | - | 16 | μs | | | | - | 3 | - | 480 | 1/f <sub>ADC</sub> | | t <sub>STAB</sub> <sup>(2)</sup> | Power-up time | - | - | 2 | 3 | μs | | | | f <sub>ADC</sub> = 30 MHz<br>12-bit resolution | 0.50 | - | 16.40 | μs | | | | f <sub>ADC</sub> = 30 MHz<br>10-bit resolution | 0.43 | - | 16.34 | μs | | t <sub>CONV</sub> <sup>(2)</sup> | Total conversion time (including sampling time) | f <sub>ADC</sub> = 30 MHz<br>8-bit resolution | 0.37 | - | 16.27 | μs | | | | f <sub>ADC</sub> = 30 MHz<br>6-bit resolution | 0.30 | - | 16.20 | μs | | | | 9 to 492 (t <sub>S</sub> for sampling approximation) | +n-bit resolution f | or succe | ssive | 1/f <sub>ADC</sub> | | | | 12-bit resolution<br>Single ADC | - | - | 2.4 | Msps | | f <sub>S</sub> <sup>(2)</sup> | Sampling rate (f <sub>ADC</sub> = 36 MHz, and t <sub>o</sub> = 3 ADC cycles) | 12-bit resolution<br>Interleave Dual ADC<br>mode | - | - | 4.5 | Msps | | | t <sub>S</sub> = 3 ADC cycles) | 12-bit resolution<br>Interleave Triple ADC<br>mode | - | - | 7.2 | Msps | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------|----------------------------------------------------------------|------------|-----|-----|-----|------| | I <sub>VREF+</sub> (2) | ADC V <sub>REF</sub> DC current consumption in conversion mode | - | - | 300 | 500 | μA | | I <sub>VDDA</sub> <sup>(2)</sup> | ADC V <sub>DDA</sub> DC current consumption in conversion mode | - | - | 1.6 | 1.8 | mA | Table 67. ADC characteristics (continued) - V<sub>DDA</sub> minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.15.2: Internal reset OFF). - 2. Guaranteed by characterization results. - 3. $V_{REF+}$ is internally connected to $V_{DDA}$ and $V_{REF-}$ is internally connected to $V_{SSA}$ . - 4. $R_{ADC}$ maximum value is given for $V_{DD}$ =1.7 V, and minimum value for $V_{DD}$ =3.3 V. - 5. For external triggers, a delay of 1/f<sub>PCI K2</sub> must be added to the latency specified in Table 67. # Equation 1: R<sub>AIN</sub> max formula $$R_{AIN} = \frac{(k-0.5)}{f_{ADC} \times C_{ADC} \times In(2^{N+2})} - R_{ADC}$$ The formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. N = 12 (from 12-bit resolution) and k is the number of sampling periods defined in the ADC\_SMPR1 register. Table 68. ADC static accuracy at f<sub>ADC</sub> = 18 MHz | Symbol | Parameter | Test conditions | Тур | Max <sup>(1)</sup> | Unit | |--------|------------------------------|-----------------------------------------------|-----|--------------------|------| | ET | Total unadjusted error | | ±3 | ±4 | | | EO | Offset error | $f_{ADC}$ =18 MHz<br>$V_{DDA}$ = 1.7 to 3.6 V | ±2 | ±3 | ľ | | EG | Gain error | $V_{REF} = 1.7 \text{ to } 3.6 \text{ V}$ | ±1 | ±3 | LSB | | ED | Differential linearity error | V <sub>DDA</sub> –V <sub>REF</sub> < 1.2 V | ±1 | ±2 | ľ | | EL | Integral linearity error | | ±2 | ±3 | | <sup>1.</sup> Guaranteed by characterization results. Table 69. ADC static accuracy at f<sub>ADC</sub> = 30 MHz | Symbol | Parameter | Test conditions | Тур | Max <sup>(1)</sup> | Unit | |--------|------------------------------|--------------------------------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | $f_{ADC}$ = 30 MHz,<br>$R_{AIN}$ < 10 k $\Omega$ | ±2 | ±5 | | | EO | Offset error | | ±1.5 | ±2.5 | | | EG | Gain error | $V_{DDA} = 2.4 \text{ to } 3.6 \text{ V},$ | ±1.5 | ±4 | LSB | | ED | Differential linearity error | V <sub>REF</sub> = 1.7 to 3.6 V,<br>V <sub>DDA</sub> –V <sub>REF</sub> < 1.2 V | ±1 | ±2 | | | EL | Integral linearity error | DON INC. | ±1.5 | ±3 | | <sup>1.</sup> Guaranteed by characterization results. | Symbol | Parameter | Test conditions | Тур | Max <sup>(1)</sup> | Unit | |--------|------------------------------|----------------------------------------------------------------------------------------|-----|--------------------|------| | ET | Total unadjusted error | | ±4 | ±7 | | | EO | Offset error | f <sub>ADC</sub> =36 MHz,<br>V <sub>DDA</sub> = 2.4 to 3.6 V, | ±2 | ±3 | | | EG | Gain error | $V_{DDA} = 2.4 \text{ to } 3.6 \text{ V}$<br>$V_{REF} = 1.7 \text{ to } 3.6 \text{ V}$ | ±3 | ±6 | LSB | | ED | Differential linearity error | V <sub>DDA</sub> –V <sub>REF</sub> < 1.2 V | ±2 | ±3 | | | EL | Integral linearity error | | ±3 | ±6 | | Table 70. ADC static accuracy at f<sub>ADC</sub> = 36 MHz Table 71. ADC dynamic accuracy at f<sub>ADC</sub> = 18 MHz - limited test conditions<sup>(1)</sup> | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |--------|--------------------------------------|-----------------------------------------------------------------|------|------|-----|------| | ENOB | Effective number of bits | fanc =18 MHz | 10.3 | 10.4 | ı | bits | | SINAD | Signal-to-noise and distortion ratio | $f_{ADC} = 18 \text{ MHz}$ $V_{DDA} = V_{REF+} = 1.7 \text{ V}$ | 64 | 64.2 | - | | | SNR | Signal-to-noise ratio | Input Frequency = 20 KHz | 64 | 65 | 1 | dB | | THD | Total harmonic distortion | Temperature = 25 °C | - 67 | - 72 | - | | <sup>1.</sup> Guaranteed by characterization results. Table 72. ADC dynamic accuracy at $f_{ADC}$ = 36 MHz - limited test conditions<sup>(1)</sup> | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |--------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|------|-----|------| | ENOB | Effective number of bits | f <sub>ADC</sub> =36 MHz V <sub>DDA</sub> = V <sub>REF+</sub> = 3.3 V Input Frequency = 20 KHz Temperature = 25 °C | 10.6 | 10.8 | - | bits | | SINAD | Signal-to noise and distortion ratio | | 66 | 67 | - | | | SNR | Signal-to noise ratio | | 64 | 68 | - | dB | | THD | Total harmonic distortion | | - 70 | - 72 | - | | <sup>1.</sup> Guaranteed by characterization results. Note: ADC accuracy vs. negative injection current: injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. Any positive injection current within the limits specified for $I_{INJ(PIN)}$ and $\Sigma I_{INJ(PIN)}$ in Section 6.3.20 does not affect the ADC accuracy. DS12536 Rev 1 141/201 <sup>1.</sup> Guaranteed by characterization results. Figure 39. ADC accuracy characteristics - 1. See also Table 69. - 2. Example of an actual transfer curve. - Ideal transfer curve. - End point correlation line. - $\mathsf{E}_\mathsf{T}$ = Total Unadjusted Error: maximum deviation between the actual and the ideal transfer curves. EO = Offset Error: deviation between the first actual transition and the first ideal one. - EG = Gain Error: deviation between the last ideal transition and the last actual one. - ED = Differential Linearity Error: maximum deviation between actual steps and the ideal one. EL = Integral Linearity Error: maximum deviation between any actual transition and the end point correlation line. Figure 40. Typical connection diagram using the ADC - 1. Refer to *Table 67* for the values of R<sub>AIN</sub>, R<sub>ADC</sub> and C<sub>ADC</sub>. - $C_{parasitic}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 5 pF). A high $C_{parasitic}$ value downgrades conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced. DS12536 Rev 1 142/201 # General PCB design guidelines Power supply decoupling should be performed as shown in *Figure 41* or *Figure 42*, depending on whether $V_{REF+}$ is connected to $V_{DDA}$ or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip. . $V_{REF+}$ input is available on all the packages except LQFP64, whereas the $V_{REF-}$ is available only on UFBGA176. When $V_{REF-}$ is not available, it is internally connected to $V_{SSA}$ . V<sub>REF+</sub> input is available on all the packages except LQFP64, whereas the V<sub>REF-</sub> is available only on UFBGA176. When V<sub>REF-</sub> is not available, it is internally connected to V<sub>SSA</sub>. 57 DS12536 Rev 1 143/201 # 6.3.25 Temperature sensor characteristics Table 73. Temperature sensor characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------------------|----------------------------------------------------------------|-----|------|-----------|-------| | T <sub>L</sub> <sup>(1)</sup> | V <sub>SENSE</sub> linearity with temperature | - | ±1 | <u>±2</u> | °C | | Avg_Slope <sup>(1)</sup> | Average slope | - | 2.5 | - | mV/°C | | V <sub>25</sub> <sup>(1)</sup> | Voltage at 25 °C | - | 0.76 | - | V | | t <sub>START</sub> (2) | Startup time | - | 6 | 10 | μs | | T <sub>S_temp</sub> <sup>(2)</sup> | ADC sampling time when reading the temperature (1 °C accuracy) | 10 | - | - | μs | <sup>1.</sup> Guaranteed by characterization results. Table 74. Temperature sensor calibration values | Symbol | Parameter | Memory address | |---------|-----------------------------------------------------------------------------|---------------------------| | TS_CAL1 | TS ADC raw data acquired at temperature of 30 °C, V <sub>DDA</sub> = 3.3 V | 0x1FF0 7A2C - 0x1FF0 7A2D | | TS_CAL2 | TS ADC raw data acquired at temperature of 110 °C, V <sub>DDA</sub> = 3.3 V | 0x1FF0 7A2E - 0x1FF0 7A2F | # 6.3.26 V<sub>BAT</sub> monitoring characteristics Table 75. V<sub>BAT</sub> monitoring characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------| | R | Resistor bridge for V <sub>BAT</sub> | - | 50 | - | ΚΩ | | Q | Ratio on V <sub>BAT</sub> measurement | - | 4 | - | - | | Er <sup>(1)</sup> | Error on Q | -1 | - | +1 | % | | T <sub>S_vbat</sub> <sup>(2)(2)</sup> | ADC sampling time when reading the V <sub>BAT</sub> 1 mV accuracy | 5 | - | - | μs | <sup>1.</sup> Guaranteed by design. # 6.3.27 Reference voltage The parameters given in *Table 76* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 16*. Table 76. internal reference voltage | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------|---------------------------------------------------------------|-----------------------------------|------|------|------|------| | V <sub>REFINT</sub> | Internal reference voltage | -40 °C < T <sub>A</sub> < +105 °C | 1.18 | 1.21 | 1.24 | V | | T <sub>S_vrefint</sub> <sup>(1)</sup> | ADC sampling time when reading the internal reference voltage | - | 10 | - | - | μs | | V <sub>RERINT_s</sub> <sup>(2)</sup> | Internal reference voltage spread over the temperature range | V <sub>DD</sub> = 3V ± 10mV | - | 3 | 5 | mV | <sup>2.</sup> Guaranteed by design. <sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations. Table 76. internal reference voltage (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------|-------------------------|------------|-----|-----|-----|--------| | T <sub>Coeff</sub> <sup>(2)</sup> | Temperature coefficient | - | - | 30 | 50 | ppm/°C | | t <sub>START</sub> <sup>(2)</sup> | Startup time | - | - | 6 | 10 | μs | <sup>1.</sup> Shortest sampling time can be determined in the application by multiple iterations. Table 77. Internal reference voltage calibration values | Symbol | Parameter | Memory address | |------------------------|--------------------------------------------------------------------|---------------------------| | V <sub>REFIN_CAL</sub> | Raw data acquired at temperature of 30 °C V <sub>DDA</sub> = 3.3 V | 0x1FF0 7A2A - 0x1FF0 7A2B | ### 6.3.28 DAC electrical characteristics **Table 78. DAC characteristics** | Symbol | Para | meter | Min | Тур | Max | Unit | Comments | |----------------------------------|--------------------------------|-------------------------------|--------------------|-----|-----------------------------|------|-------------------------------------------------------------------------------------------------------------------------| | V <sub>DDA</sub> | Analog supply | voltage | 1.7 <sup>(1)</sup> | - | 3.6 | V | - | | V <sub>REF+</sub> | Reference sup | ply voltage | 1.7 <sup>(1)</sup> | - | 3.6 | V | V <sub>REF+</sub> ≤V <sub>DDA</sub> | | V <sub>SSA</sub> | Ground | | 0 | - | 0 | V | - | | R <sub>LOAD</sub> <sup>(2)</sup> | Resistive load | Connected to V <sub>SSA</sub> | 5 | - | - | kΩ | - | | L'LOAD' | with buffer ON | Connected to V <sub>DDA</sub> | 25 | - | - | kΩ | - | | R <sub>O</sub> <sup>(2)</sup> | Impedance ou | tput with buffer | - | - | 15 | kΩ | When the buffer is OFF, the Minimum resistive load between DAC_OUT and $V_{SS}$ to have a 1% accuracy is 1.5 M $\Omega$ | | C <sub>LOAD</sub> (2) | Capacitive loa | d | - | - | 50 | pF | Maximum capacitive load at DAC_OUT pin (when the buffer is ON). | | DAC_OUT min <sup>(2)</sup> | Lower DAC_O with buffer ON | | 0.2 | - | - | ٧ | It gives the maximum output excursion of the DAC. It corresponds to 12-bit input code | | DAC_OUT max <sup>(2)</sup> | Higher DAC_C<br>with buffer ON | • | - | - | V <sub>DDA</sub> - 0.2 | V | (0x0E0) to (0xF1C) at $V_{REF+}$ = 3.6 V and (0x1C7) to (0xE38) at $V_{REF+}$ = 1.7 V | | DAC_OUT min <sup>(2)</sup> | Lower DAC_O with buffer OF | • | - | 0.5 | - | mV | It gives the maximum output excursion of | | DAC_OUT max <sup>(2)</sup> | Higher DAC_C<br>with buffer OF | • | - | - | V <sub>REF+</sub> -<br>1LSB | ٧ | the DAC. | <sup>2.</sup> Guaranteed by design. Table 78. DAC characteristics (continued) | | Table 76. DAC characteristics (continued) | | | | | | | | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|--------------------------------------------------------------------------------------------------------|--|--| | Symbol | Parameter | Min | Тур | Max | Unit | Comments | | | | I <sub>VREF+</sub> (4) | DAC DC V <sub>REF</sub> current consumption in quiescent | - | 170 | 240 | μΑ | With no load, worst code (0x800) at V <sub>REF+</sub> = 3.6 V in terms of DC consumption on the inputs | | | | VREF+ | mode (Standby mode) | - | 50 | 75 | μΛ | With no load, worst code (0xF1C) at V <sub>REF+</sub> = 3.6 V in terms of DC consumption on the inputs | | | | | DAC DC V <sub>DDA</sub> current | - | 280 | 380 | μA | With no load, middle code (0x800) on the inputs | | | | I <sub>DDA</sub> <sup>(4)</sup> | consumption in quiescent<br>mode <sup>(3)</sup> | - | 475 | 625 | μA | With no load, worst code (0xF1C) at V <sub>REF+</sub> = 3.6 V in terms of DC consumption on the inputs | | | | DNL <sup>(4)</sup> | Differential non linearity Difference between two | - | - | ±0.5 | LSB | Given for the DAC in 10-bit configuration. | | | | | consecutive code-1LSB) | - | - | ±2 | LSB | Given for the DAC in 12-bit configuration. | | | | | Integral non linearity | - | - | ±1 | LSB | Given for the DAC in 10-bit configuration. | | | | INL <sup>(4)</sup> | (difference between<br>measured value at Code i<br>and the value at Code i on a<br>line drawn between Code 0<br>and last Code 1023) | - | - | ±4 | LSB | Given for the DAC in 12-bit configuration. | | | | | Offset error | - | - | ±10 | mV | Given for the DAC in 12-bit configuration | | | | Offset <sup>(4)</sup> | (difference between measured value at Code | - | - | ±3 | LSB | Given for the DAC in 10-bit at V <sub>REF+</sub> = 3.6 V | | | | | (0x800) and the ideal value = $V_{REF+}/2$ ) | - | - | ±12 | LSB | Given for the DAC in 12-bit at V <sub>REF+</sub> = 3.6 V | | | | Gain<br>error <sup>(4)</sup> | Gain error | - | 1 | ±0.5 | % | Given for the DAC in 12-bit configuration | | | | t <sub>SETTLING</sub> <sup>(4)</sup> | Settling time (full scale: for a 10-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches final value ±4LSB | - | 3 | 6 | μs | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$ | | | | THD <sup>(4)</sup> | Total Harmonic Distortion<br>Buffer ON | - | - | - | dB | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$ | | | | Update rate <sup>(2)</sup> | Max frequency for a correct DAC_OUT change when small variation in the input code (from code i to i+1LSB) | - | - | 1 | MS/s | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$ | | | | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |------------------------------------|------------------------------------------------------------------------------|-----|-----|-----|------|--------------------------------------------------------------------------------------------------------| | t <sub>WAKEUP</sub> <sup>(4)</sup> | Wakeup time from off state (Setting the ENx bit in the DAC Control register) | ı | 6.5 | 10 | | $C_{LOAD} \le 50$ pF, $R_{LOAD} \ge 5$ k $\Omega$ input code between lowest and highest possible ones. | | PSRR+ (2) | Power supply rejection ratio (to V <sub>DDA</sub> ) (static DC measurement) | - | -67 | -40 | dB | No R <sub>LOAD</sub> , C <sub>LOAD</sub> = 50 pF | Table 78. DAC characteristics (continued) - V<sub>DDA</sub> minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.15.2: Internal reset OFF). - 2. Guaranteed by design. - The quiescent mode corresponds to a state where the DAC maintains a stable output level to ensure that no dynamic consumption occurs. - 4. Guaranteed by characterization results. Figure 43. 12-bit buffered /non-buffered DAC The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register. #### 6.3.29 **Communications interfaces** ## I<sup>2</sup>C interface characteristics The I<sup>2</sup>C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 03 for: - Standard-mode (Sm): with a bit rate up to 100 kbit/s - Fast-mode (Fm): with a bit rate up to 400 kbit/s. - Fast-mode Plus (Fm+): with a bit rate up to 1Mbit/s. The I<sup>2</sup>C timings requirements are guaranteed by design when the I2C peripheral is properly configured (refer to RM0431 reference manual) and when the I2CCLK frequency is greater than the minimum shown in the table below: **Parameter Symbol** Condition Min Unit 2 Standard-mode Analog Filter ON 10 DNF=0 Fast-mode Analog Filter OFF **I2CCLK** 9 f(I2CCLK) DNF=1 MHz frequency Analog Filter ON 22.5 DNF=0 Fast-mode Plus Analog Filter OFF 16 DNF=1 Table 79. Minimum I2CCLK frequency in all I2C modes The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and $V_{DD}$ is disabled, but is still present. The 20mA output drive requirement in Fast-mode Plus is not supported. This limits the maximum load Cload supported in Fm+, which is given by these formulas: - Tr(SDA/SCL)=0.8473xR<sub>p</sub>xC<sub>load</sub> - $R_p(min) = (VDD-V_{OL}(max))/I_{OL}(max)$ Where Rp is the I2C lines pull-up. Refer to *Section 6.3.20: I/O port characteristics* for the I2C I/Os characteristics. All I<sup>2</sup>C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics: Table 80. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------|------------------------------------------------------------------------|-------------------|--------------------|------| | t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 260 <sup>(3)</sup> | ns | - 1. Guaranteed by characterization results. - 2. Spikes with widths below $t_{\text{AF}(\text{min})}$ are filtered. - 3. Spikes with widths above $t_{AF(max)}$ are not filtered ### **SPI** interface characteristics Unless otherwise specified, the parameters given in *Table 81* for the SPI interface are derived from tests performed under the ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 16*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 11 - Capacitive load C = 30 pF - Measurement points are done at CMOS levels: 0.5V<sub>DD</sub> Refer to Section 6.3.20: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI). Table 81. SPI dynamic characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------------|-----------------------|----------------------------------------------------------------|---------|-------|-------------------|------| | | | Master mode<br>SPI1,4,5<br>2.7≤VDD≤3.6 | - | - | 54 <sup>(2)</sup> | | | | | Master mode<br>SPI1,4,5<br>1.71≤VDD≤3.6 | - | - | 27 | | | | | Master transmitter mode<br>SPI1,4,5<br>1.71≤VDD≤3.6 | - | - | 54 | | | f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub> | SPI clock frequency | Slave receiver mode<br>SPI1,4,5<br>1.71≤VDD≤3.6 | - | - | 54 | MHz | | | | Slave mode transmitter/full duplex<br>SPI1,4,5<br>2.7≤VDD≤3.6 | - | - | 50 <sup>(3)</sup> | | | | | Slave mode transmitter/full duplex<br>SPI1,4,5<br>1.71≤VDD≤3.6 | - | - | 37 <sup>(3)</sup> | | | | | Master & Slave mode<br>SPI2,3<br>1.71≤VDD≤3.6 | - | - | 27 | | | tsu(NSS) | NSS setup time | Slave mode, SPI presc = 2 | 4xTpclk | - | - | | | th(NSS) | NSS hold time | Slave mode, SPI presc = 2 | 2xTpclk | ı | - | ns | | tw(SCKH)<br>tw(SCKL) | SCK high and low time | Master mode | Tpclk-1 | Tpclk | Tpclk+1 | | DS12536 Rev 1 149/201 Table 81. SPI dynamic characteristics<sup>(1)</sup> (continued) | | | | ` | <u>, </u> | l | 1 | |----------|--------------------------|-----------------------------|-----|------------------------------------------------|------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | tsu(MI) | Data input setup time | Master mode | 4 | - | - | | | tsu(SI) | Data input setup time | Slave mode | 3.5 | - | - | | | th(MI) | Data input hold time | Master mode | 3 | - | - | | | th(SI) | Data input hold time | Slave mode | 1 | - | - | | | ta(SO) | Data output access time | Slave mode | 7 | 9 | 21 | | | tdis(SO) | Data output disable time | Slave mode | 5 | 7 | 12 | ns | | tv(SO) | | Slave mode 2.7≤VDD≤3.6V | - | 6.5 | 10 | | | 10(30) | Data output valid time | Slave mode 1.71≤VDD≤3.6V | - | 6.5 | 13.5 | | | tv(MO) | | Master mode | - | 2 | 3 | | | th(SO) | Data output hold time | Slave mode<br>1.71≤VDD≤3.6V | 4.5 | - | - | | | th(MO) | | Master mode | 0 | - | - | | - 1. Guaranteed by characterization results. - 2. Excepting SPI1 with SCK IO=PA5. In this configuration, the maximum achievable frequency is 40 MHz. - Maximum frequency of the slave transmitter is determined by sum of Tv(SO) and Tsu(MI) intervals which has to fit into SCK level phase preceding the SCK sampling edge. This value can be achieved when it communicates with a Master having Tsu(MI)=0 while signal Duty(SCK)=50%. Figure 44. SPI timing diagram - slave mode and CPHA = 0 NSS input t<sub>c(SCK)</sub>t<sub>h(NSS)</sub> -t<sub>w(SCKH)</sub>-←t<sub>r(SCK)</sub>--t<sub>su(NSS)</sub>⊣ CPHA=0 SCK input CPOL=0 CPHA=0 CPOL=1 $\leftarrow$ t<sub>f(SCK)</sub>--t<sub>a(SO)</sub>--t<sub>dis(SO)</sub>► MISO output -First bit OUT Next bits OUT Last bit OUT MOSI input First bit IN Next bits IN Last bit IN MSv41658V1 Figure 45. SPI timing diagram - slave mode and CPHA = 1 ### I<sup>2</sup>S interface characteristics Unless otherwise specified, the parameters given in *Table 82* for the $I^2S$ interface are derived from tests performed under the ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 16*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 10 - Capacitive load C = 30 pF - Measurement points are done at CMOS levels: 0.5V<sub>DD</sub> Refer to Section 6.3.20: I/O port characteristics for more details on the input/output alternate function characteristics (CK, SD, WS). | | Table 62 | . 1 5 dynamic characteristics | | | | |------------------------|--------------------------------|----------------------------------------|----------|-----------------------|-------| | Symbol | Parameter | Conditions | Min | Max | Unit | | f <sub>MCK</sub> | I2S Main clock output | - | 256 x 8K | 256xFs <sup>(2)</sup> | MHz | | f | 125 alook froguency | Master data: 32 bits | - | 64xFs | MHz | | f <sub>CK</sub> | I2S clock frequency | Slave data: 32 bits | | 64xFs | IVITZ | | D <sub>CK</sub> | I2S clock frequency duty cycle | Slave receiver | 30 | 70 | % | | t <sub>v(WS)</sub> | WS valid time | Master mode | - | 3 | | | t <sub>h(WS)</sub> | WS hold time | Master mode | 0 | - | | | t <sub>su(WS)</sub> | WS setup time | Slave mode | 5 | - | | | t <sub>h(WS)</sub> | WS hold time | Slave mode | 2 | - | | | t <sub>su(SD_MR)</sub> | Data input setup time | Master receiver | 2.5 | - | | | t <sub>su(SD_SR)</sub> | Data input setup time | Slave receiver | 2.5 | - | 200 | | t <sub>h(SD_MR)</sub> | Data input hold time | Master receiver | 3.5 | - | ns | | t <sub>h(SD_SR)</sub> | Data iliput fiolu tilile | Slave receiver | 2 | - | | | t <sub>v(SD_ST)</sub> | Data output valid time | Slave transmitter (after enable edge) | - | 12 | | | t <sub>v(SD_MT)</sub> | Data output valid time | Master transmitter (after enable edge) | - | 3 | | | t <sub>h(SD_ST)</sub> | Data output hold time | Slave transmitter (after enable edge) | 5 | - | | | | Data output noid time | M - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 | _ | | | Table 82. I<sup>2</sup>S dynamic characteristics<sup>(1)</sup> Note: $t_{h(SD\_MT)}$ Refer to RM0431 reference manual I2S section for more details on the sampling frequency $(F_S)$ . Master transmitter (after enable edge) 0 $f_{MCK}$ , $f_{CK}$ , and $D_{CK}$ values reflect only the digital peripheral behavior. The values of these parameters might be slightly impacted by the source clock precision. $D_{CK}$ depends mainly on the value of ODD bit. The digital contribution leads to a minimum value of (I2SDIV/(2\*I2SDIV+ODD) and a maximum value of (I2SDIV+ODD)/(2\*I2SDIV+ODD). $F_S$ maximum value is supported for each mode/condition. <sup>1.</sup> Guaranteed by characterization results. <sup>2. 256</sup>xFs maximum is 49.152 MHz (APB1 Maximum frequency). Figure 47. I<sup>2</sup>S slave timing diagram (Philips protocol)<sup>(1)</sup> LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. Figure 48. I<sup>2</sup>S master timing diagram (Philips protocol)<sup>(1)</sup> LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first 1. ### **SAI** characteristics Unless otherwise specified, the parameters given in *Table 83* for SAI are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and VDD supply voltage conditions summarized in *Table 16*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 10 - Capacitive load C=30 pF - Measurement points are performed at CMOS levels: 0.5V<sub>DD</sub> Refer to Section 6.3.20: I/O port characteristics for more details on the input/output alternate function characteristics (SCK,SD,WS). Table 83. SAI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------|------------------------------------|---------------------------------------------------------|--------|-----------------------|------| | f <sub>MCKL</sub> | SAI Main clock output | - | 256x8K | 256xFs | | | Г | SAI clock frequency <sup>(2)</sup> | Master data: 32 bits | - | 128xFs <sup>(3)</sup> | MHz | | F <sub>CK</sub> | SAI Clock frequency. | Slave data: 32 bits | - | 128xFs <sup>(3)</sup> | | | + | FS valid time | Master mode<br>2.7≤VDD≤3.6V | - | 18 | | | t <sub>v(FS)</sub> | r 3 valid tillle | Master mode<br>1.71≤VDD≤3.6V | - | 20 | | | t <sub>su(FS)</sub> | FS setup time | Slave mode | 1 | - | | | + | FS hold time | Master mode | 7 | - | | | t <sub>h(FS)</sub> | r 3 noid time | Slave mode | 0.5 | - | | | t <sub>su(SD_A_MR)</sub> | Data input setup time | Master receiver | 1 | - | | | t <sub>su(SD_B_SR)</sub> | Data input setup time | Slave receiver | 2.5 | - | | | t <sub>h(SD_A_MR)</sub> | Data input hold time | Master receiver | 3.5 | - | | | t <sub>h(SD_B_SR)</sub> | Data input noid time | Slave receiver | 0.5 | - | ns | | t | Data output valid time | Slave transmitter (after enable edge) 2.7≤VDD≤3.6V | - | 11 | | | t <sub>v(SD_B_MT)</sub> | Data output valid time | Slave transmitter (after enable edge)<br>1.71≤VDD≤3.6V | - | 18 | | | t <sub>h(SD_B_ST)</sub> | Data output hold time | Slave transmitter (after enable edge) | 5 | - | | | 4 | Data output valid time | Master transmitter (after enable edge)<br>2.7≤VDD≤3.6V | - | 16 | | | t <sub>v</sub> (SD_A_MT) | Data output vallu time | Master transmitter (after enable edge)<br>1.71≤VDD≤3.6V | - | 18.5 | | | t <sub>h(SD_A_MT)</sub> | Data output hold time | Master transmitter (after enable edge) | 7.5 | - | | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> APB clock frequency must be at least twice SAI clock frequency. <sup>3.</sup> With Fs = 192 KHz. Figure 49. SAI master timing waveforms ### **USB OTG full speed (FS) characteristics** This interface is present in both the USB OTG HS and USB OTG FS controllers. Table 84. USB OTG full speed startup time | Symbol | Parameter | Max | Unit | |-------------------------------------|---------------------------------------------|-----|------| | t <sub>STARTUP</sub> <sup>(1)</sup> | USB OTG full speed transceiver startup time | 1 | μs | <sup>1.</sup> Guaranteed by design. Table 85. USB OTG full speed DC electrical characteristics | Syn | nbol | Parameter | Conditions | Min.<br>(1) | Тур. | Max. <sup>(</sup> | Unit | |-----------------|--------------------------------|--------------------------------------------------|------------------------------------------------------|--------------------|------|-------------------|------| | | V <sub>DDUSB</sub> | USB OTG full speed transceiver operating voltage | - | 3.0 <sup>(2)</sup> | - | 3.6 | V | | Input | V <sub>DI</sub> <sup>(3)</sup> | Differential input sensitivity | I(USB_FS_DP/DM,<br>USB_HS_DP/DM) | 0.2 | - | - | | | levels | V <sub>CM</sub> <sup>(3)</sup> | Differential common mode range | Includes V <sub>DI</sub> range | 0.8 | - | 2.5 | ٧ | | | V <sub>SE</sub> <sup>(3)</sup> | Single ended receiver threshold | - | 1.3 | - | 2.0 | | | Output | $V_{OL}$ | Static output level low | R <sub>L</sub> of 1.5 kΩ to 3.6 V <sup>(4)</sup> | - | - | 0.3 | V | | levels | V <sub>OH</sub> | Static output level high | $R_L$ of 15 kΩ to $V_{SS}^{(4)}$ | 2.8 | - | 3.6 | V | | | | PA11, PA12<br>(USB_FS_DP/DM) | $V_{IN} = V_{DD}$ | 14.25 | - | 24.8 | | | R <sub>PD</sub> | | PA9, PB13<br>(OTG_FS_VBUS,<br>OTG_HS_VBUS) | $V_{IN} = V_{DD}$ | 2.4 | 5.2 | 8 | kΩ | | | | PA12 (USB_FS_DP) | V <sub>IN</sub> = V <sub>SS</sub> , during idle | 0.9 | 1.25 | 1.575 | | | R | PU | PA9, PB13<br>(OTG_FS_VBUS,<br>OTG_HS_VBUS) | V <sub>IN</sub> = V <sub>SS</sub> , during reception | 0.55 | 0.95 | 1.35 | | <sup>1.</sup> All the voltages are measured from the local ground potential. Note: When VBUS sensing feature is enabled, PA9 and PB13 should be left at their default state (floating input), not as alternate function. A typical 200 $\mu$ A current consumption of the sensing block (current to voltage conversion to determine the different sessions) can be observed on PA9 and PB13 when the feature is enabled. The USB OTG full speed transceiver functionality is ensured down to 2.7 V but not the full USB full speed electrical characteristics which are degraded in the 2.7-to-3.0 V V<sub>DDUSB</sub> voltage range. <sup>3.</sup> Guaranteed by design. <sup>4.</sup> $R_L$ is the load connected on the USB OTG full speed drivers. Figure 51. USB OTG full speed timings: definition of data signal rise and fall time Table 86. USB OTG full speed electrical characteristics<sup>(1)</sup> | | Driver characteristics | | | | | | | | |------------------|----------------------------------------|--------------------------------|-----|-----|------|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | t <sub>r</sub> | Rise time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | | | | t <sub>f</sub> | Fall time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | | | | t <sub>rfm</sub> | Rise/ fall time matching | t <sub>r</sub> /t <sub>f</sub> | 90 | 111 | % | | | | | V <sub>CRS</sub> | Output signal crossover voltage | - | 1.3 | 2.0 | V | | | | | Z <sub>DRV</sub> | Output driver impedance <sup>(3)</sup> | Driving high or low | 28 | 44 | Ω | | | | <sup>1.</sup> Guaranteed by design. ### **USB** high speed (HS) characteristics (through ULPI) Unless otherwise specified, the parameters given in *Table 89* for ULPI are derived from tests performed under the ambient temperature, $f_{HCLK}$ frequency summarized in *Table 88* and $V_{DD}$ supply voltage conditions summarized in *Table 87*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 11, unless otherwise specified - Capacitive load C = 20 pF, unless otherwise specified - Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>. Refer to Section 6.3.20: I/O port characteristics for more details on the input/output characteristics. Table 87. USB HS DC electrical characteristics | Symbol | | Parameter | Min. <sup>(1)</sup> | Max. <sup>(1)</sup> | Unit | |-------------|----------|------------------------------|---------------------|---------------------|------| | Input level | $V_{DD}$ | USB OTG HS operating voltage | 1.7 | 3.6 | V | 1. All the voltages are measured from the local ground potential. DS12536 Rev 1 157/201 Measured from 10% to 90% of the data signal. For more detailed informations, please refer to USB Specification - Chapter 7 (version 2.0). No external termination series resistors are required on DP (D+) and DM (D-) pins since the matching impedance is included in the embedded driver. Table 88. USB HS clock timing parameters<sup>(1)</sup> | Symbol | Parameter | | Min | Тур | Max | Unit | |-------------------------|-------------------------------------------------------------------|------------------|--------|-----|--------|------| | - | f <sub>HCLK</sub> value to guarantee propous<br>USB HS interface | er operation of | 30 | - | - | MHz | | F <sub>START_8BIT</sub> | Frequency (first transition) | 8-bit ±10% | 54 | 60 | 66 | MHz | | F <sub>STEADY</sub> | Frequency (steady state) ±500 | ) ppm | 59.97 | 60 | 60.03 | MHz | | D <sub>START_8BIT</sub> | Duty cycle (first transition) | 8-bit ±10% | 40 | 50 | 60 | % | | D <sub>STEADY</sub> | Duty cycle (steady state) ±500 | ppm | 49.975 | 50 | 50.025 | % | | t <sub>STEADY</sub> | Time to reach the steady state duty cycle after the first transit | | - | - | 1.4 | ms | | t <sub>START_DEV</sub> | Clock startup time after the | Peripheral | - | - | 5.6 | mo | | t <sub>START_HOST</sub> | de-assertion of SuspendM | Host | - | - | - | ms | | t <sub>PREP</sub> | PHY preparation time after the of the input clock | first transition | - | - | - | μs | <sup>1.</sup> Guaranteed by design. Figure 52. ULPI timing diagram **Symbol Conditions** Unit **Parameter** Min. Тур. Max. Control in (ULPI DIR, ULPI NXT) setup time 1.5 $t_{SC}$ Control in (ULPI DIR, ULPI NXT) hold time $t_{HC}$ $t_{SD}$ Data in setup time 1.5 Data in hold time 1 $t_{HD}$ $2.7 \text{ V} < \text{V}_{DD} < 3.6 \text{ V},$ ns $C_L = 20 \text{ pF}$ and 6 7.5 OSPEEDRy[1:0] = 11 Data/control output delay $t_{DC}/t_{DD}$ $1.7 \text{ V} < \text{V}_{DD} < 3.6 \text{ V},$ 9.5 11 $C_L = 15 pF and$ OSPEEDRy[1:0] = 11 Table 89. Dynamic characteristics: USB ULPI<sup>(1)</sup> # USB high speed (HS) characteristics (embedded PHY High speed on STM32F730x8 devices) Table 90. USB OTG high speed DC electrical characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|------------------------------------------------------|------------|------|-----|------|------| | V <sub>hssq</sub> | High speed squelch detection threshold | - | 100 | - | 150 | mV | | V <sub>hsdsc</sub> | High speed disconnect detection threshold | - | 525 | - | 625 | mV | | V <sub>hsdif</sub> | High speed differential detection threshold | - | 100 | - | - | mV | | V <sub>hscm</sub> | High speed data signalling common mode voltage range | - | -50 | - | 500 | mV | | V <sub>hsoi</sub> | High speed idle level | - | -10 | - | 10 | mV | | V <sub>hsoh</sub> | High speed data signaling high | - | 360 | - | 440 | mV | | V <sub>hsol</sub> | High speed data signaling low | - | -10 | - | 10 | mV | | V <sub>chirpj</sub> | Chirp J level | - | 700 | - | 1100 | mV | | V <sub>chirpk</sub> | Chirp K level | - | -900 | - | -500 | mV | Table 91. USB OTG high speed electrical characteristics | Parameter | Comments | Conditions | Min | Тур | Max | Unit | |-------------------|-----------------------------------------------------------------------------|------------|------|-----|------|------| | t <sub>lr</sub> | Rise time | - | 0.5 | - | - | ns | | t <sub>lf</sub> | Fall time | - | 0.5 | - | - | ns | | t <sub>Irfm</sub> | Setup time from INHSDRIVERENABLE=1 to the transition on INHSDATAP/INHSDATAN | - | 10 | - | 1 | ns | | Z <sub>drv</sub> | Driver output impedance | - | 40.5 | - | 49.5 | Ω | <sup>1.</sup> Guaranteed by characterization results. Table 92. USB FS PHY BCD electrical characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|-------------------------------------------------|------------|------|-----|-----|------| | | Primary detection mode consumption | - | - | - | 300 | | | IDDUSB | Secondary detection mode consumption | - | - | - | 300 | μΑ | | R <sub>DAT_LKG</sub> | Data line leakage resistance | - | 300 | - | - | kΩ | | V <sub>DAT_LKG</sub> | Data line leakage voltage | - | 0.0 | - | 3.6 | V | | R <sub>DCP_DAT</sub> | Dedicated charging port resistance across D+/D- | - | - | - | 200 | Ω | | V <sub>LGC_HI</sub> | Logic high | - | 2.0 | - | 3.6 | | | V <sub>LGC_LOW</sub> | Logic low | - | - | - | 8.0 | | | VL <sub>GC</sub> | Logic threshold | - | 0.8 | - | 2.0 | V | | V <sub>DAT_REF</sub> | Data detect voltage | - | 0.25 | - | 3.6 | V | | V <sub>DP_SRC</sub> | D+ source voltage | - | 0.5 | - | 3.6 | | | V <sub>DM_SRC</sub> | D- source voltage | - | 0.5 | - | 3.6 | | | I <sub>DM_SINK</sub> | D- sink current | - | 25 | - | 175 | | | I <sub>DP_SINK</sub> | D+ sink current | - | 25 | - | 175 | μΑ | | I <sub>DP_SRC</sub> | Data contact detect current source | - | 7 | - | 30 | | ### CAN (controller area network) interface Refer to Section 6.3.20: I/O port characteristics for more details on the input/output alternate function characteristics (CANx\_TX and CANx\_RX). ### 6.3.30 FMC characteristics Unless otherwise specified, the parameters given in *Table 93* to *Table 106* for the FMC interface are derived from tests performed under the ambient temperature, $f_{HCLK}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 16*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 11 - Measurement points are done at CMOS levels: 0.5V<sub>DD</sub> Refer to Section 6.3.20: I/O port characteristics for more details on the input/output characteristics. ### Asynchronous waveforms and timings Figure 53 through Figure 56 represent asynchronous waveforms and Table 93 through Table 100 provide the corresponding timings. The results shown in these tables are obtained with the following FMC configuration: - AddressSetupTime = 0x1 - AddressHoldTime = 0x1 - DataSetupTime = 0x1 (except for asynchronous NWAIT mode, DataSetupTime = 0x5) - BusTurnAroundDuration = 0x0 - Capcitive load CL = 30 pF In all timing tables, the $T_{\mbox{\scriptsize HCLK}}$ is the HCLK clock period Figure 53. Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms 1. Mode 2/B, C and D only. In Mode 1, FMC\_NADV is not used. Table 93. Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |---------------------------|---------------------------------------|------------|------------|------| | t <sub>w(NE)</sub> | FMC_NE low time | 2Thclk -1 | 2Thclk +1 | | | t <sub>v(NOE_NE)</sub> | FMC_NEx low to FMC_NOE low | 0 | 0.5 | | | t <sub>w(NOE)</sub> | FMC_NOE low time | 2Thclk -1 | 2Thclk +1 | | | t <sub>h(NE_NOE)</sub> | FMC_NOE high to FMC_NE high hold time | 0 | - | | | t <sub>v(A_NE)</sub> | FMC_NEx low to FMC_A valid | - | 0.5 | | | t <sub>h(A_NOE)</sub> | Address hold time after FMC_NOE high | 0 | - | | | t <sub>v(BL_NE)</sub> | FMC_NEx low to FMC_BL valid | - | 0.5 | ns | | t <sub>h(BL_NOE)</sub> | FMC_BL hold time after FMC_NOE high | 0 | - | 115 | | t <sub>su(Data_NE)</sub> | Data to FMC_NEx high setup time | Thclk -1.5 | - | | | t <sub>su(Data_NOE)</sub> | Data to FMC_NOEx high setup time | Thclk -1.5 | - | | | t <sub>h(Data_NOE)</sub> | Data hold time after FMC_NOE high | 0 | - | | | t <sub>h(Data_NE)</sub> | Data hold time after FMC_NEx high | 0 | - | | | t <sub>v(NADV_NE)</sub> | FMC_NEx low to FMC_NADV low | - | 0 | | | t <sub>w(NADV)</sub> | FMC_NADV low time | - | Thclk -0.5 | | <sup>1.</sup> $C_L = 30 pF$ . Table 94. Asynchronous non-multiplexed SRAM/PSRAM/NOR read - NWAIT $timings^{(1)}$ | Symbol | Parameter | Min | Max | Unit | |---------------------------|-------------------------------------------|-------------|-----------|------| | t <sub>w(NE)</sub> | FMC_NE low time | 7Thclk +1 | 7Thclk +1 | | | t <sub>w(NOE)</sub> | FMC_NWE low time | 5Thclk -1 | 5Thclk +1 | ns | | t <sub>w(NWAIT)</sub> | FMC_NWAIT low time | Thclk -0.5 | - | 110 | | t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high | 5Thclk +1.5 | - | | | t <sub>h(NE_NWAIT)</sub> | FMC_NEx hold time after FMC_NWAIT invalid | 4Thclk +1 | - | | <sup>1.</sup> Guaranteed by characterization results. DS12536 Rev 1 162/201 Figure 54. Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms 1. Mode 2/B, C and D only. In Mode 1, FMC\_NADV is not used. Table 95. Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |--------------------------|---------------------------------------|-------------|-------------|------| | t <sub>w(NE)</sub> | FMC_NE low time | 3Thclk +1 | 3Thclk +1 | | | t <sub>v(NWE_NE)</sub> | FMC_NEx low to FMC_NWE low | Thclk - 0.5 | Thclk +0.5 | | | t <sub>w(NWE)</sub> | FMC_NWE low time | Thclk - 1.5 | Thclk +0.5 | | | t <sub>h(NE_NWE)</sub> | FMC_NWE high to FMC_NE high hold time | Thclk | - | | | t <sub>v(A_NE)</sub> | FMC_NEx low to FMC_A valid | - | 0 | | | t <sub>h(A_NWE)</sub> | Address hold time after FMC_NWE high | Thclk - 0.5 | - | ns | | t <sub>v(BL_NE)</sub> | FMC_NEx low to FMC_BL valid | - | 0.5 | 113 | | t <sub>h(BL_NWE)</sub> | FMC_BL hold time after FMC_NWE high | Thclk - 0.5 | - | | | t <sub>v(Data_NE)</sub> | Data to FMC_NEx low to Data valid | - | Thclk +1.5 | | | t <sub>h(Data_NWE)</sub> | Data hold time after FMC_NWE high | Thclk +0.5 | - | | | t <sub>v(NADV_NE)</sub> | FMC_NEx low to FMC_NADV low | - | 0 | | | t <sub>w(NADV)</sub> | FMC_NADV low time | - | Thclk - 0.5 | | 1. Guaranteed by characterization results. Table 96. Asynchronous non-multiplexed SRAM/PSRAM/NOR write - NWAIT timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |---------------------------|-------------------------------------------|-------------|-------------|------| | t <sub>w(NE)</sub> | FMC_NE low time | 8Thclk -1 | 8Thclk +1 | | | t <sub>w(NWE)</sub> | FMC_NWE low time | 6Thclk -1.5 | 6Thclk +0.5 | ns | | t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high | 6Thclk -1 | - | 115 | | t <sub>h(NE_NWAIT)</sub> | FMC_NEx hold time after FMC_NWAIT invalid | 4Thclk + 2 | - | | <sup>1.</sup> Guaranteed by characterization results. Figure 55. Asynchronous multiplexed PSRAM/NOR read waveforms **577** Table 97. Asynchronous multiplexed PSRAM/NOR read timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |---------------------------|------------------------------------------------------|------------|-------------|------| | t <sub>w(NE)</sub> | FMC_NE low time | 3Thclk -1 | 3Thclk +1 | | | t <sub>v(NOE_NE)</sub> | FMC_NEx low to FMC_NOE low | 2Thclk | 2Thclk +0.5 | , | | t <sub>tw(NOE)</sub> | FMC_NOE low time | Thclk -1 | Thclk +1 | , | | t <sub>h(NE_NOE)</sub> | FMC_NOE high to FMC_NE high hold time | 0 | - | , | | t <sub>v(A_NE)</sub> | FMC_NEx low to FMC_A valid | - | 0.5 | | | t <sub>v(NADV_NE)</sub> | FMC_NEx low to FMC_NADV low | 0 | 0.5 | | | t <sub>w(NADV)</sub> | FMC_NADV low time | Thclk -0.5 | Thclk +1 | , | | t <sub>h(AD_NADV)</sub> | FMC_AD(address) valid hold time after FMC_NADV high) | Thclk +0.5 | - | ns | | t <sub>h(A_NOE)</sub> | Address hold time after FMC_NOE high | Thclk -0.5 | - | | | t <sub>h(BL_NOE)</sub> | FMC_BL time after FMC_NOE high | 0 | - | | | t <sub>v(BL_NE)</sub> | FMC_NEx low to FMC_BL valid | - | 0.5 | , | | t <sub>su(Data_NE)</sub> | Data to FMC_NEx high setup time | Thclk -1.5 | - | | | t <sub>su(Data_NOE)</sub> | Data to FMC_NOE high setup time | Thclk -1.5 | - | , | | t <sub>h(Data_NE)</sub> | Data hold time after FMC_NEx high | 0 | - | | | t <sub>h(Data_NOE)</sub> | Data hold time after FMC_NOE high | 0 | | | <sup>1.</sup> Guaranteed by characterization results. Table 98. Asynchronous multiplexed PSRAM/NOR read-NWAIT timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |---------------------------|-------------------------------------------|-------------|-------------|------| | t <sub>w(NE)</sub> | FMC_NE low time | 8Thclk -1 | 8Thclk +1 | | | t <sub>w(NOE)</sub> | FMC_NWE low time | 5Thclk -1.5 | 8Thclk +0.5 | ns | | t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high | 5Thclk +1.5 | - | | | t <sub>h(NE_NWAIT)</sub> | FMC_NEx hold time after FMC_NWAIT invalid | 4Thclk +1 | - | | <sup>1.</sup> Guaranteed by characterization results. 165/201 Figure 56. Asynchronous multiplexed PSRAM/NOR write waveforms Table 99. Asynchronous multiplexed PSRAM/NOR write timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |---------------------------|-----------------------------------------------------|-------------|-------------|------| | t <sub>w(NE)</sub> | FMC_NE low time | 4Thclk -1 | 4Thclk +1 | | | t <sub>v(NWE_NE)</sub> | FMC_NEx low to FMC_NWE low | Thclk -0.5 | Thclk +0.5 | | | t <sub>w(NWE)</sub> | FMC_NWE low time | 2Thclk -0.5 | 2Thclk +0.5 | | | t <sub>h(NE_NWE)</sub> | FMC_NWE high to FMC_NE high hold time | Thclk -0.5 | - | | | t <sub>v(A_NE)</sub> | FMC_NEx low to FMC_A valid | - | 0 | | | t <sub>v(NADV_NE)</sub> | FMC_NEx low to FMC_NADV low | 0 | 0.5 | | | t <sub>w(NADV)</sub> | FMC_NADV low time | Thclk | Thclk +1 | ns | | t <sub>h(AD_NADV)</sub> | FMC_AD(adress) valid hold time after FMC_NADV high) | Thclk +0.5 | - | | | t <sub>h(A_NWE)</sub> | Address hold time after FMC_NWE high | Thclk +0.5 | - | | | t <sub>h(BL_NWE)</sub> | FMC_BL hold time after FMC_NWE high | Thclk -0.5 | - | | | t <sub>v(BL_NE)</sub> | FMC_NEx low to FMC_BL valid | - | 0.5 | | | t <sub>v(Data_NADV)</sub> | FMC_NADV high to Data valid | - | Thclk +1.5 | | | t <sub>h(Data_NWE)</sub> | Data hold time after FMC_NWE high | Thclk +0.5 | - | | 1. Guaranteed by characterization results. Table 100. Asynchronous multiplexed PSRAM/NOR write-NWAIT timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |---------------------------|-------------------------------------------|-------------|--------------|------| | t <sub>w(NE)</sub> | FMC_NE low time | 9Thclk - 1 | 9Thclk + 1 | | | t <sub>w(NWE)</sub> | FMC_NWE low time | 7Thclk -0.5 | 7Thclk + 0.5 | ns | | t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high | 6Thclk + 2 | - | | | t <sub>h(NE_NWAIT)</sub> | FMC_NEx hold time after FMC_NWAIT invalid | 4Thclk - 1 | - | | <sup>1.</sup> Guaranteed by characterization results. ### Synchronous waveforms and timings Figure 57 through Figure 60 represent synchronous waveforms and Table 101 through Table 104 provide the corresponding timings. The results shown in these tables are obtained with the following FMC configuration: - BurstAccessMode = FMC\_BurstAccessMode\_Enable; - MemoryType = FMC MemoryType CRAM; - WriteBurst = FMC\_WriteBurst\_Enable; - CLKDivision = 1; - DataLatency = 1 for NOR Flash; DataLatency = 0 for PSRAM - CL = 30 pF on data and address lines. CL = 10 pF on FMC\_CLK unless otherwise specified. In all timing tables, the T<sub>HCLK</sub> is the HCLK clock period. - For 2.7 VsV $_{DD}\!\!\le\!\!3.6$ V, maximum FMC\_CLK = 108 MHz at CL=20 pF or 90 MHz at CL=30 pF (on FMC\_CLK). - For 1.71 $V \le V_{DD}$ <2.7 V, maximum FMC\_CLK = 70 MHz at CL=10 pF (on FMC\_CLK). Figure 57. Synchronous multiplexed NOR/PSRAM read timings Table 101. Synchronous multiplexed NOR/PSRAM read timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------------------|----------------------------------------------|--------------|-----|------| | t <sub>w(CLK)</sub> | FMC_CLK period | 2Thclk - 0.5 | - | | | t <sub>d(CLKL-NExL)</sub> | FMC_CLK low to FMC_NEx low (x=02) | - | 2 | | | t <sub>d(CLKH_NExH)</sub> | FMC_CLK high to FMC_NEx high (x= 02) | Thclk + 0.5 | - | | | t <sub>d(CLKL-NADVL)</sub> | FMC_CLK low to FMC_NADV low | - | 1 | | | t <sub>d(CLKL-NADVH)</sub> | FMC_CLK low to FMC_NADV high | 0 | - | | | t <sub>d(CLKL-AV)</sub> | FMC_CLK low to FMC_Ax valid (x=1625) | - | 3 | | | t <sub>d(CLKH-AIV)</sub> | FMC_CLK high to FMC_Ax invalid (x=1625) | Thclk | - | | | t <sub>d(CLKL-NOEL)</sub> | FMC_CLK low to FMC_NOE low | - | 2 | ns | | t <sub>d(CLKH-NOEH)</sub> | FMC_CLK high to FMC_NOE high | Thclk - 0.5 | - | | | t <sub>d(CLKL-ADV)</sub> | FMC_CLK low to FMC_AD[15:0] valid | - | 2 | | | t <sub>d(CLKL-ADIV)</sub> | FMC_CLK low to FMC_AD[15:0] invalid | 0 | - | | | t <sub>su(ADV-CLKH)</sub> | FMC_A/D[15:0] valid data before FMC_CLK high | 0.5 | - | | | t <sub>h(CLKH-ADV)</sub> | FMC_A/D[15:0] valid data after FMC_CLK high | 4 | - | 1 | | t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high | 2 | - | | | t <sub>h(CLKH-NWAIT)</sub> | FMC_NWAIT valid after FMC_CLK high | 3 | - | | <sup>1.</sup> Guaranteed by characterization results. Figure 58. Synchronous multiplexed PSRAM write timings Table 102. Synchronous multiplexed PSRAM write timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------------------|--------------------------------------------|--------------|-----|------| | t <sub>w(CLK)</sub> | FMC_CLK period | 2Thclk - 0.5 | - | | | t <sub>d(CLKL-NExL)</sub> | FMC_CLK low to FMC_NEx low (x=02) | - | 2 | | | t <sub>d(CLKH-NExH)</sub> | FMC_CLK high to FMC_NEx high (x= 02) | Thclk +0.5 | - | 1 | | t <sub>d(CLKL-NADVL)</sub> | FMC_CLK low to FMC_NADV low | - | 1 | | | t <sub>d(CLKL-NADVH)</sub> | FMC_CLK low to FMC_NADV high | 0 | - | 1 | | t <sub>d(CLKL-AV)</sub> | FMC_CLK low to FMC_Ax valid (x=1625) | - | 3 | 1 | | t <sub>d(CLKH-AIV)</sub> | FMC_CLK high to FMC_Ax invalid (x=1625) | Thclk | - | | | t <sub>d(CLKL-NWEL)</sub> | FMC_CLK low to FMC_NWE low | - | 1.5 | 200 | | t <sub>(CLKH-NWEH)</sub> | FMC_CLK high to FMC_NWE high | Thclk +0.5 | - | ns | | t <sub>d(CLKL-ADV)</sub> | FMC_CLK low to FMC_AD[15:0] valid | - | 3 | | | t <sub>d(CLKL-ADIV)</sub> | FMC_CLK low to FMC_AD[15:0] invalid | 0 | - | | | t <sub>d(CLKL-DATA)</sub> | FMC_A/D[15:0] valid data after FMC_CLK low | - | 3 | | | t <sub>d(CLKL-NBLL)</sub> | FMC_CLK low to FMC_NBL low | - | 2 | | | t <sub>d(CLKH-NBLH)</sub> | FMC_CLK high to FMC_NBL high | Thclk +0.5 | - | 1 | | t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high | 2 | - | ] | | t <sub>h(CLKH-NWAIT)</sub> | FMC_NWAIT valid after FMC_CLK high | 3 | - | | <sup>1.</sup> Guaranteed by characterization results. DS12536 Rev 1 171/201 Figure 59. Synchronous non-multiplexed NOR/PSRAM read timings Table 103. Synchronous non-multiplexed NOR/PSRAM read timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |----------------------------|--------------------------------------------|--------------|-----|------| | t <sub>w(CLK)</sub> | FMC_CLK period | 2Thclk - 0.5 | - | | | t <sub>(CLKL-NExL)</sub> | FMC_CLK low to FMC_NEx low (x=02) | - | 2 | | | t <sub>d(CLKH-NExH)</sub> | FMC_CLK high to FMC_NEx high (x= 02) | Thclk +0.5 | - | | | t <sub>d(CLKL-NADVL)</sub> | FMC_CLK low to FMC_NADV low | - | 0.5 | | | t <sub>d(CLKL-NADVH)</sub> | FMC_CLK low to FMC_NADV high | 0 | - | | | t <sub>d(CLKL-AV)</sub> | FMC_CLK low to FMC_Ax valid (x=1625) | - | 3 | | | t <sub>d(CLKH-AIV)</sub> | FMC_CLK high to FMC_Ax invalid (x=1625) | Thclk | - | ns | | t <sub>d(CLKL-NOEL)</sub> | FMC_CLK low to FMC_NOE low | - | 2 | | | t <sub>d(CLKH-NOEH)</sub> | FMC_CLK high to FMC_NOE high | Thclk -0.5 | - | | | t <sub>su(DV-CLKH)</sub> | FMC_D[15:0] valid data before FMC_CLK high | 0.5 | - | | | t <sub>h(CLKH-DV)</sub> | FMC_D[15:0] valid data after FMC_CLK high | 4 | - | | | t <sub>(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high | 2 | - | | | t <sub>h(CLKH-NWAIT)</sub> | FMC_NWAIT valid after FMC_CLK high | 3 | - | | 1. Guaranteed by characterization results. Figure 60. Synchronous non-multiplexed PSRAM write timings tw(CLK) <sup>+</sup> tw(CLK) $\mathsf{FMC}\_\mathsf{CLK}$ <sup>t</sup>d(CLKL-NExL) → td(CLKH-NEXH) Data latency **₽**0 FMC\_NEx <sup>t</sup>d(CLKL-NADVL<del>)►</del> d(Crkr-Nadah) diamatan tq(Crkr-Nadah) FMC\_NADV ¦d(CLKH-AIV)→ td(CLKL-AV) FMC\_A[25:0] td(CLKH-NWEH)→ <sup>t</sup>d(CLKL-NWEL) FMC\_NWE td(CLKL-Data) → / -**→¦** td(CLkL-Data) FMC\_D[15:0] D1 D2 FMC\_NWAIT (WAITCFG = 0b, WAITPOL + 0b) tsu(NWAITV-CLKH) - ► td(CLKH-NBLH)→ <sup>·t</sup>h(CLKH-NWAITV) FMC\_NBL MS32760V1 **Symbol Parameter** Min Unit FMC CLK period 2Thclk - 0.5 t<sub>(CLK)</sub> FMC CLK low to FMC NEx low (x=0..2) t<sub>d(CLKL-NExL)</sub> FMC CLK high to FMC NEx high (x = 0...2)Thclk +0.5 t(CLKH-NExH) FMC CLK low to FMC NADV low 0.5 $t_{d(CLKL-NADVL)}$ FMC\_CLK low to FMC\_NADV high 0 t<sub>d(CLKL-NADVH)</sub> FMC CLK low to FMC Ax valid (x=16...25) 3 t<sub>d(CLKL-AV)</sub> FMC CLK high to FMC Ax invalid (x=16...25) Thclk t<sub>d(CLKH-AIV)</sub> ns FMC CLK low to FMC NWE low 1.5 t<sub>d(CLKL-NWEL)</sub> FMC CLK high to FMC NWE high Thclk +1 t<sub>d(CLKH-NWEH)</sub> FMC\_D[15:0] valid data after FMC\_CLK low t<sub>d(CLKL-Data)</sub> 3 FMC CLK low to FMC NBL low 2 t<sub>d(CLKL-NBLL)</sub> FMC\_CLK high to FMC\_NBL high Thclk +1 $t_{d(CLKH-NBLH)}$ 2 FMC NWAIT valid before FMC CLK high t<sub>su(NWAIT-CLKH)</sub> 3.5 FMC\_NWAIT valid after FMC\_CLK high th(CLKH-NWAIT) Table 104. Synchronous non-multiplexed PSRAM write timings<sup>(1)</sup> ### NAND controller waveforms and timings Figure 61 through Figure 64 represent synchronous waveforms, and Table 105 and Table 106 provide the corresponding timings. The results shown in this table are obtained with the following FMC configuration: - COM.FMC\_SetupTime = 0x01; - COM.FMC\_WaitSetupTime = 0x03; - COM.FMC HoldSetupTime = 0x02; - COM.FMC HiZSetupTime = 0x01; - ATT.FMC\_SetupTime = 0x01; - ATT.FMC WaitSetupTime = 0x03; - ATT.FMC\_HoldSetupTime = 0x02; - ATT.FMC\_HiZSetupTime = 0x01; - Bank = FMC\_Bank\_NAND; - MemoryDataWidth = FMC\_MemoryDataWidth\_16b; - ECC = FMC ECC Enable; - ECCPageSize = FMC\_ECCPageSize\_512Bytes; - TCLRSetupTime = 0; - TARSetupTime = 0. In all timing tables, the T<sub>HCLK</sub> is the HCLK clock period. <sup>1.</sup> Guaranteed by characterization results. FMC\_NCEx ALE (FMC\_A17) CLE (FMC\_A16) FMC\_NWE Two part of the content co Figure 61. NAND controller waveforms for read access Figure 62. NAND controller waveforms for write access Figure 63. NAND controller waveforms for common memory read access Figure 64. NAND controller waveforms for common memory write access Table 105. Switching characteristics for NAND Flash read cycles<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-------------------------|--------------------------------------------|-------------|-------------|------| | t <sub>w(N0E)</sub> | FMC_NOE low width | 4Thclk -0.5 | 4Thclk +0.5 | | | t <sub>su(D-NOE)</sub> | FMC_D[15-0] valid data before FMC_NOE high | 11 | - | | | t <sub>h(NOE-D)</sub> | FMC_D[15-0] valid data after FMC_NOE high | 0 | - | ns | | t <sub>d(ALE-NOE)</sub> | FMC_ALE valid before FMC_NOE low | - | 3Thclk +1.5 | | | t <sub>h(NOE-ALE)</sub> | FMC_NWE high to FMC_ALE invalid | 4Thclk - 2 | - | | <sup>1.</sup> Guaranteed by characterization results. Table 106. Switching characteristics for NAND Flash write cycles<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-------------------------|---------------------------------------|-------------|-------------|------| | t <sub>w(NWE)</sub> | FMC_NWE low width | 4Thclk -0.5 | 4Thclk +0.5 | | | t <sub>v(NWE-D)</sub> | FMC_NWE low to FMC_D[15-0] valid | 0 | - | | | t <sub>h(NWE-D)</sub> | FMC_NWE high to FMC_D[15-0] invalid | 2Thclk - 1 | - | ne | | t <sub>d(D-NWE)</sub> | FMC_D[15-0] valid before FMC_NWE high | 5Thclk - 1 | - | ns | | t <sub>d(ALE-NWE)</sub> | FMC_ALE valid before FMC_NWE low | - | 3Thclk +1.5 | | | t <sub>h(NWE-ALE)</sub> | FMC_NWE high to FMC_ALE invalid | 2Thclk - 2 | - | | <sup>1.</sup> Guaranteed by characterization results. ### **SDRAM** waveforms and timings • CL = 30 pF on data and address lines. CL = 10 pF on FMC\_SDCLK unless otherwise specified. In all timing tables, the $T_{\mbox{\scriptsize HCLK}}$ is the HCLK clock period. - For 3.0 V≤V $_{DD}$ ≤3.6 V, maximum FMC\_SDCLK= 100 MHz at CL=20 pF (on FMC\_SDCLK). - For 2.7 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V, maximum FMC\_SDCLK = 90 MHz at CL=30 pF (on FMC\_SDCLK). - For 1.71 V $\leq$ V<sub>DD</sub><1.9 V, maximum FMC\_SDCLK = 70 MHz at CL=10 pF (on FMC\_SDCLK). Figure 65. SDRAM read access waveforms (CL = 1) Table 107. SDRAM read timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |--------------------------------|------------------------|-------------|-------------|------| | t <sub>w(SDCLK)</sub> | FMC_SDCLK period | 2Thclk -0.5 | 2Thclk +0.5 | | | t <sub>su(SDCLKH _Data)</sub> | Data input setup time | 1.5 | - | | | t <sub>h(SDCLKH_Data)</sub> | Data input hold time | 2 | - | | | t <sub>d(SDCLKL_Add)</sub> | Address valid time | - | 1.5 | | | t <sub>d(SDCLKL- SDNE)</sub> | Chip select valid time | - | 1.5 | ns | | t <sub>h(SDCLKL_SDNE)</sub> | Chip select hold time | 0.5 | - | 113 | | t <sub>d(SDCLKL_SDNRAS)</sub> | SDNRAS valid time | - | 1 | | | t <sub>h(SDCLKL_SDNRAS)</sub> | SDNRAS hold time | 0.5 | - | | | t <sub>d</sub> (SDCLKL_SDNCAS) | SDNCAS valid time | - | 1.5 | | | t <sub>h(SDCLKL_SDNCAS)</sub> | SDNCAS hold time | 0 | - | | <sup>1.</sup> Guaranteed by characterization results. Table 108. LPSDR SDRAM read timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |--------------------------------|------------------------|-------------|-------------|------| | t <sub>W(SDCLK)</sub> | FMC_SDCLK period | 2Thclk -0.5 | 2Thclk +0.5 | | | t <sub>su(SDCLKH_Data)</sub> | Data input setup time | 0 | - | | | t <sub>h(SDCLKH_Data)</sub> | Data input hold time | 4.5 | - | | | t <sub>d(SDCLKL_Add)</sub> | Address valid time | - | 1.5 | | | t <sub>d(SDCLKL_SDNE)</sub> | Chip select valid time | - | 1.5 | ns | | t <sub>h(SDCLKL_SDNE)</sub> | Chip select hold time | 0 | - | 115 | | t <sub>d(SDCLKL_SDNRAS</sub> | SDNRAS valid time | - | 0.5 | | | th(SDCLKL_SDNRAS) | SDNRAS hold time | 0 | - | | | t <sub>d</sub> (SDCLKL_SDNCAS) | SDNCAS valid time | - | 1.5 | | | t <sub>h(SDCLKL_SDNCAS)</sub> | SDNCAS hold time | 0 | - | | <sup>1.</sup> Guaranteed by characterization results. Figure 66. SDRAM write access waveforms Table 109. SDRAM write timings<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |--------------------------------|------------------------|-------------|-------------|------| | t <sub>w(SDCLK)</sub> | FMC_SDCLK period | 2Thclk -0.5 | 2Thclk +0.5 | | | t <sub>d(SDCLKL_Data</sub> ) | Data output valid time | - | 1.5 | | | t <sub>h(SDCLKL _Data)</sub> | Data output hold time | 0 | - | | | t <sub>d</sub> (SDCLKL_Add) | Address valid time | - | 1.5 | | | t <sub>d(SDCLKL_SDNWE)</sub> | SDNWE valid time | - | 1.5 | | | t <sub>h(SDCLKL_SDNWE)</sub> | SDNWE hold time | 0.5 | - | ns | | t <sub>d(SDCLKL_SDNE)</sub> | Chip select valid time | - | 1.5 | 115 | | t <sub>h(SDCLKLSDNE)</sub> | Chip select hold time | 0.5 | - | | | t <sub>d(SDCLKL_SDNRAS)</sub> | SDNRAS valid time | - | 1 | | | t <sub>h(SDCLKL_SDNRAS)</sub> | SDNRAS hold time | 0.5 | - | | | t <sub>d(SDCLKL_SDNCAS)</sub> | SDNCAS valid time | - | 1.5 | | | t <sub>d</sub> (SDCLKL_SDNCAS) | SDNCAS hold time | 0.5 | - | | <sup>1.</sup> Guaranteed by characterization results. 179/201 | Symbol | Parameter | Min | Max | Unit | |--------------------------------|------------------------|-------------|-------------|------| | t <sub>w(SDCLK)</sub> | FMC_SDCLK period | 2Thclk -0.5 | 2Thclk +0.5 | | | t <sub>d(SDCLKL _Data</sub> ) | Data output valid time | - | 2 | | | t <sub>h(SDCLKL_Data)</sub> | Data output hold time | 0 | - | | | t <sub>d(SDCLKL_Add)</sub> | Address valid time | - | 1.5 | | | t <sub>d</sub> (SDCLKL-SDNWE) | SDNWE valid time | - | 1.5 | | | t <sub>h(SDCLKL-SDNWE)</sub> | SDNWE hold time | 0 | - | ns | | t <sub>d(SDCLKL-SDNE)</sub> | Chip select valid time | - | 0.5 | 115 | | t <sub>h(SDCLKL-SDNE)</sub> | Chip select hold time | 0. | - | | | t <sub>d</sub> (SDCLKL-SDNRAS) | SDNRAS valid time | - | 2 | | | t <sub>h(SDCLKL-SDNRAS)</sub> | SDNRAS hold time | 0 | - | | | t <sub>d</sub> (SDCLKL-SDNCAS) | SDNCAS valid time | - | 2 | | | t <sub>d</sub> (SDCLKL-SDNCAS) | SDNCAS hold time | 0 | - | | Table 110. LPSDR SDRAM write timings<sup>(1)</sup> ### 6.3.31 Quad-SPI interface characteristics Unless otherwise specified, the parameters given in *Table 111* and *Table 112* for Quad-SPI are derived from tests performed under the ambient temperature, $f_{AHB}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 16: General operating conditions*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 11 - Capacitive load C = 20 pF - Measurement points are done at CMOS levels: 0.5 x V<sub>DD</sub> Refer to Section 6.3.20: I/O port characteristics for more details on the input/output alternate function characteristics. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|------------------------------------------|------------------------------------------------|-----|-----|-----|--------| | Fck1/t(CK) Quad-SPI clock frequency | 2.7 V≤V <sub>DD</sub> <3.6 V<br>CL=20 pF | - | - | 108 | MHz | | | | frequency | 1.71 V <v<sub>DD&lt;3.6 V<br/>CL=15 pF</v<sub> | - | - | 100 | IVIIIZ | Table 111. Quad-SPI characteristics in SDR mode<sup>(1)</sup> <sup>1.</sup> Guaranteed by characterization results. Table 111. Quad-SPI characteristics (continued)in SDR mode<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------|------------------------|-----------------------------------|---------------|-----|---------------|------| | tw(CKH) | Quad-SPI clock high | | t(CK)/2 - 0.5 | - | t(CK)/2 + 0.5 | | | tw(CKL) | and low time | - | t(CK)/2 - 0.5 | - | t(CK)/2 + 0.5 | | | ts(IN) | Data input setup time | | 3 | - | - | | | th(IN) | Data input hold time | <u>-</u> | 1 | - | - | ns | | tv(OUT) | Data output valid time | 2.7 V <v<sub>DD&lt;3.6 V</v<sub> | - | 1.5 | 3 | | | 10(001) | Data output valid time | 1.71 V <v<sub>DD&lt;3.6 V</v<sub> | - | 1.5 | 2.5 | | | th(OUT) | Data output hold time | - | 0.5 | - | - | | <sup>1.</sup> Guaranteed by characterization results. Table 112. Quad-SPI characteristics in DDR mode<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|--------------------------|------------------------------------------------|------------------|---------------|-----------------|------| | | | 2.7 V <v<sub>DD&lt;3.6 V<br/>CL=20 pF</v<sub> | - | - | 80 | | | Fck1/t(CK) | Quad-SPI clock frequency | 1.8 V <v<sub>DD&lt;3.6 V<br/>CL=15 pF</v<sub> | 1 | 1 | 80 | MHz | | | | 1.71 V <v<sub>DD&lt;3.6 V<br/>CL=10 pF</v<sub> | 1 | 1 | 80 | | | tw(CKH) | Quad-SPI clock high and | _ | t(CK)/2 -<br>0.5 | ı | t(CK)/2+<br>0.5 | | | tw(CKL) | low time | low time | t(CK)/2 -<br>0.5 | - | t(CK)/2+<br>0.5 | | | ts(IN), | Data input setup time | 2.7 V <v<sub>DD&lt;3.6 V</v<sub> | 1 | - | - | | | tsf(IN) | Data input setup time | 1.71 V <v<sub>DD&lt;2 V</v<sub> | 0.5 | ı | - | | | thr(IN), | Data input hold time | 2.7 V <v<sub>DD&lt;3.6 V</v<sub> | 2.25 | - | - | | | thf(IN) | Data input noid time | 1.71 V <v<sub>DD&lt;2 V</v<sub> | 2.75 | ı | - | ns | | | | 2.7 V <v<sub>DD&lt;3.6 V</v<sub> | i | 9.5 | 11.5 | 113 | | tvr(OUT),<br>tvf(OUT) | Data output valid time | 1.71 V <v<sub>DD&lt;3.6 V<br/>DHHC=0</v<sub> | - | 9.5 | 12.25 | | | | | DHHC=1<br>Pres=1, 2 | - | Thclk/2<br>+2 | Thclk/2<br>+2.5 | | | #(OLIT) | | DHHC=0 | 5.5 | - | - | | | thr(OUT),<br>thf(OUT) | Data output hold time | DHHC=1<br>Pres=1, 2 | Thclk/2<br>+0.75 | - | - | | <sup>1.</sup> Guaranteed by characterization results. Electrical characteristics STM32F730x8 Figure 67. Quad-SPI timing diagram - SDR mode ## 6.3.32 SD/SDIO MMC card host interface (SDMMC) characteristics Unless otherwise specified, the parameters given in *Table 113* for the SDIO/MMC interface are derived from tests performed under the ambient temperature, $f_{PCLK2}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 16*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 11 - Capacitive load C = 30 pF - Measurement points are done at CMOS levels: 0.5V<sub>DD</sub> Refer to *Section 6.3.20: I/O port characteristics* for more details on the input/output characteristics. **57**/ CK D, CMD (output) D, CMD (input) D, CMD Figure 69. SDIO high-speed mode Figure 70. SD default mode Table 113. Dynamic characteristics: SD / MMC characteristics, $V_{DD}$ =2.7V to 3.6V<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | |---------------------|---------------------------------------------------------|-------------|-----|-----|-----|------|--|--|--| | f <sub>PP</sub> | Clock frequency in data transfer mode | - | 0 | - | 50 | MHz | | | | | - | SDMMC_CK/fPCLK2 frequency ratio | - | - | - | 8/3 | - | | | | | t <sub>W(CKL)</sub> | Clock low time | fpp =50 MHz | 9 | 10 | - | ns | | | | | t <sub>W(CKH)</sub> | Clock high time | fpp =50 MHz | 9 | 10 | - | 115 | | | | | CMD, D inp | outs (referenced to CK) in MMC and SI | ) HS mode | | | | | | | | | t <sub>ISU</sub> | Input setup time HS | fpp =50 MHz | 1 | - | - | no | | | | | t <sub>IH</sub> | Input hold time HS | fpp =50 MHz | 3 | - | - | ns | | | | | CMD, D out | CMD, D outputs (referenced to CK) in MMC and SD HS mode | | | | | | | | | | t <sub>OV</sub> | Output valid time HS | fpp =50 MHz | - | 11 | 12 | ne | | | | | t <sub>OH</sub> | Output hold time HS | fpp =50 MHz | 9 | - | - | ns | | | | **Electrical characteristics** STM32F730x8 Table 113. Dynamic characteristics: SD / MMC characteristics, $V_{DD}$ =2.7V to 3.6V<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | |-----------------------------------------------------|----------------------------------------|-----------------|-----|-----|-----|------|--|--| | CMD, D inputs (referenced to CK) in SD default mode | | | | | | | | | | tISUD | Input setup time SD | fpp =25 MHz | 1 | - | - | | | | | tIHD | Input hold time SD | fpp =25 MHz 3 - | | - | - | ns | | | | CMD, D out | tputs (referenced to CK) in SD default | mode | | | | | | | | tOVD | Output valid default time SD | fpp =25 MHz | - | 2 | 2.5 | | | | | tOHD | Output hold default time SD | fpp =25 MHz | 0.5 | i | - | ns | | | <sup>1.</sup> Guaranteed by characterization results,. Table 114. Dynamic characteristics: eMMC characteristics, $V_{DD}$ =1.71V to 1.9V $^{(1)(2)}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | | |------------------------------------------------|-----------------------------------------------|-------------|------|------|-----|------|--|--|--|--| | $f_{PP}$ | Clock frequency in data transfer mode | - | 0 | - | 50 | MHz | | | | | | - | SDMMC_CK/fPCLK2 frequency ratio | - | - | - | 8/3 | - | | | | | | t <sub>W(CKL)</sub> | Clock low time | fpp =50 MHz | 9.5 | 10.5 | - | no | | | | | | t <sub>W(CKH)</sub> | Clock high time | fpp =50 MHz | 8.5 | 9.5 | - | ns | | | | | | CMD, D inp | CMD, D inputs (referenced to CK) in eMMC mode | | | | | | | | | | | t <sub>ISU</sub> | Input setup time HS | fpp =50 MHz | 0 | - | - | no | | | | | | t <sub>IH</sub> | Input hold time HS | fpp =50 MHz | 4.5 | - | - | ns | | | | | | CMD, D outputs (referenced to CK) in eMMC mode | | | | | | | | | | | | t <sub>OV</sub> | Output valid time HS | fpp =50 MHz | - | 12 | 14 | no | | | | | | t <sub>OH</sub> | Output hold time HS | fpp =50 MHz | 10.5 | - | - | ns | | | | | <sup>1.</sup> Guaranteed by characterization results. DS12536 Rev 1 184/201 <sup>2.</sup> Cload = 20 pF. #### **Package information** 7 In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK<sup>®</sup> is an ST trademark. #### LQFP64 - 10 x 10 mm, low-profile quad flat package 7.1 information Figure 71. LQFP64 - 10 x 10 mm, low-profile quad flat package outline Table 115. LQFP64 - 10 x 10 mm, low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|------|------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.60 | - | - | 0.0630 | | A1 | 0.05 | - | 0.15 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | DS12536 Rev 1 185/201 <sup>1.</sup> Drawing is not to scale. Table 115. LQFP64 – 10 x 10 mm, low-profile quad flat package mechanical data (continued) | Cumbal | | millimeters | | | inches <sup>(1)</sup> | | | | |--------|------|-------------|------|--------|-----------------------|--------|--|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | | С | 0.09 | - | 0.20 | 0.0035 | - | 0.0079 | | | | D | - | 12.00 | - | - | 0.4724 | - | | | | D1 | - | 10.00 | - | - | 0.3937 | - | | | | D3 | - | 7.50 | - | - | 0.2953 | - | | | | Е | - | 12.00 | - | - | 0.4724 | - | | | | E1 | - | 10.00 | - | - | 0.3937 | - | | | | E3 | - | 7.50 | - | - | 0.2953 | - | | | | е | - | 0.50 | - | - | 0.0197 | - | | | | K | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | | | L1 | - | 1.00 | - | - | 0.0394 | - | | | | ccc | - | - | 0.08 | - | - | 0.0031 | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 72. LQFP64 – 10 x 10 mm, low-profile quad flat package recommended footprint <sup>1.</sup> Dimensions are in millimeters. ## LQFP64 device marking The following figure gives an example of topside marking orientation versus pin 1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 73. LQFP64 – 10 x 10 mm, low-profile quad flat package top view example <sup>1.</sup> Parts marked as ES or E or accompanied by an engineering sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. DS12536 Rev 1 187/201 #### LQFP100, 14 x 14 mm low-profile quad flat package 7.2 information Figure 74. LQFP100, 14 x 14 mm 100-pin low-profile quad flat package outline SEATING PLANE С 0.25 mm GAUGE PLANE □ ccc C D D1 D3 입 디 ㅁ PIN 1 **IDENTIFICATION** 1L\_ME\_V5 1. Drawing is not to scale. Table 116. LQPF100, 14 x 14 mm 100-pin low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | |--------|-------------|--------|--------|-----------------------|--------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | Α | - | - | 1.600 | - | - | 0.0630 | | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | | D | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | | D1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | | D3 | - | 12.000 | - | - | 0.4724 | - | | | E | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | Table 116. LQPF100, 14 x 14 mm 100-pin low-profile quad flat package mechanical data (continued) | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|--------|--------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | E1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | E3 | - | 12.000 | - | - | 0.4724 | - | | е | - | 0.500 | - | - | 0.0197 | - | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | ccc | - | - | 0.080 | - | - | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 75. LQFP100, 14 x 14 mm, 100-pin low-profile quad flat package recommended footprint 1. Dimensions are expressed in millimeters. ## LQFP100 device marking The following figure gives an example of topside marking orientation versus pin 1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 76. LQFP100, 14 x 14 mm, 100-pin low-profile quad flat package top view example Parts marked as ES or E or accompanied by an engineering sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. # 7.3 LQFP144, 20 x 20 mm low-profile quad flat package information Figure 77. LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package outline 1. Drawing is not to scale. Table 117. LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | |--------|-------------|--------|--------|-----------------------|--------|--------|--| | | Min | Тур | Max | Min | Тур | Max | | | Α | - | - | 1.600 | - | - | 0.0630 | | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | | D | 21.800 | 22.000 | 22.200 | 0.8583 | 0.8661 | 0.874 | | Table 117. LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package mechanical data (continued) | Symbol | | millimeters | | inches <sup>(1)</sup> | | | | |--------|--------|-------------|--------|-----------------------|--------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | D1 | 19.800 | 20.000 | 20.200 | 0.7795 | 0.7874 | 0.7953 | | | D3 | - | 17.500 | - | - | 0.689 | - | | | Е | 21.800 | 22.000 | 22.200 | 0.8583 | 0.8661 | 0.8740 | | | E1 | 19.800 | 20.000 | 20.200 | 0.7795 | 0.7874 | 0.7953 | | | E3 | - | 17.500 | - | - | 0.6890 | - | | | е | - | 0.500 | - | - | 0.0197 | - | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | L1 | - | 1.000 | - | - | 0.0394 | - | | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | ccc | - | - | 0.080 | - | - | 0.0031 | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 78. LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package recommended footprint 1. Dimensions are expressed in millimeters. ## LQP144 device marking The following figure gives an example of topside marking orientation versus pin 1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 79. LQFP144, 20 x 20mm, 144-pin low-profile quad flat package top view example <sup>1.</sup> Parts marked as ES or E or accompanied by an engineering sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. DS12536 Rev 1 193/201 # 7.4 UFBGA176+25, 10 x 10, 0.65 mm ultra thin-pitch ball grid array package information Figure 80. UFBGA176+25, 10 × 10 × 0.65 mm ultra thin fine-pitch ball grid array package outline 1. Drawing is not to scale. Table 118. UFBGA176+25, 10 × 10 × 0.65 mm ultra thin fine-pitch ball grid array package mechanical data | Symbol | | millimeters | | inches <sup>(1)</sup> | | | |--------|-------|-------------|--------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | 0.460 | 0.530 | 0.600 | 0.0181 | 0.0209 | 0.0236 | | A1 | 0.050 | 0.080 | 0.110 | 0.002 | 0.0031 | 0.0043 | | A2 | 0.400 | 0.450 | 0.500 | 0.0157 | 0.0177 | 0.0197 | | b | 0.230 | 0.280 | 0.330 | 0.0091 | 0.0110 | 0.0130 | | D | 9.950 | 10.000 | 10.050 | 0.3917 | 0.3937 | 0.3957 | | E | 9.950 | 10.000 | 10.050 | 0.3917 | 0.3937 | 0.3957 | | е | - | 0.650 | - | - | 0.0256 | - | | F | 0.400 | 0.450 | 0.500 | 0.0157 | 0.0177 | 0.0197 | | ddd | - | - | 0.080 | - | - | 0.0031 | | eee | - | - | 0.150 | - | - | 0.0059 | | fff | - | - | 0.080 | - | - | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 81. UFBGA176+25, 10 x 10 mm x 0.65 mm, ultra fine-pitch ball grid array package recommended footprint Table 119. UFBGA176+25 recommended PCB design rules (0.65 mm pitch BGA) | Dimension | Recommended values | |-------------------|------------------------------------------------------------------| | Pitch | 0.65 mm | | Dpad | 0.300 mm | | Dsm | 0.400 mm typ. (depends on the soldermask registration tolerance) | | Stencil opening | 0.300 mm | | Stencil thickness | Between 0.100 mm and 0.125 mm | | Pad trace width | 0.100 mm | ### **UFBGA176+25** device marking The following figure gives an example of topside marking orientation versus ball A1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 82. UFBGA176+25, 10 × 10 × 0.6 mm ultra thin fine-pitch ball grid array package top view example Parts marked as ES or E or accompanied by an engineering sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. ## 7.5 Thermal characteristics The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $T_J \max = T_A \max + (P_D \max x \Theta_{JA})$ #### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - Θ<sub>JA</sub> is the package junction-to-ambient thermal resistance, in °C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O} \max = \sum (V_{OL} \times I_{OL}) + \sum ((V_{DD} - V_{OH}) \times I_{OH}),$$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | Table 120.1 dokage thermal characteriotics | | | | | |--------------------------------------------|----------------------------------------------------------------------------|-------|------|--| | Symbol | Parameter | Value | Unit | | | 0 | Thermal resistance junction-ambient<br>LQFP64 - 10 × 10 mm / 0.5 mm pitch | 48.5 | | | | | Thermal resistance junction-ambient<br>LQFP100 - 14× 14 mm / 0.5 mm pitch | 47.1 | | | | $\Theta_{\sf JA}$ | Thermal resistance junction-ambient<br>LQFP144 - 20 × 20 mm / 0.5 mm pitch | 45.6 | °C/W | | | | Thermal resistance junction-ambient UFBGA176 - 10× 10 mm / 0.65 mm pitch | 41.2 | | | Table 120. Package thermal characteristics #### Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org. DS12536 Rev 1 197/201 Ordering information STM32F730x8 # 8 Ordering information Table 121. Ordering information scheme xxx = programmed parts TR = tape and reel For a list of available options (speed, package, etc.) or for further information on any aspect of this device, contact the nearest ST sales office. # Appendix A Recommendations when using internal reset OFF When the internal reset is OFF, the following integrated features are no longer supported: - The integrated power-on reset (POR) / power-down reset (PDR) circuitry is disabled. - The brownout reset (BOR) circuitry must be disabled. - The embedded programmable voltage detector (PVD) is disabled. - V<sub>BAT</sub> functionality is no more available and VBAT pin should be connected to V<sub>DD</sub>. - The over-drive mode is not supported. # A.1 Operating conditions Table 122. Limitations depending on the operating power supply range | Operating<br>power<br>supply<br>range | ADC<br>operation | Maximum Flash memory access frequency with no wait states (f <sub>Flashmax</sub> ) | Maximum Flash<br>memory access<br>frequency with<br>wait states (1)(2) | I/O operation | Possible Flash<br>memory<br>operations | |--------------------------------------------|--------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------|-----------------------------------------| | $V_{DD} = 1.7 \text{ to}$<br>2.1 $V^{(3)}$ | Conversion time up to 1.2 Msps | 20 MHz | 180 MHz with 8<br>wait states and<br>over-drive OFF | - No I/O compensation | 8-bit erase and program operations only | Applicable only when the code is executed from Flash memory. When the code is executed from RAM, no wait state is required. DS12536 Rev 1 199/201 <sup>2.</sup> Thanks to the ART accelerator on ITCM interface and L1-cache on AXI interface, the number of wait states given here does not impact the execution speed from the Flash memory since the ART accelerator or L1-cache allows to achieve a performance equivalent to 0-wait state program execution. V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V, with the use of an external power supply supervisor (refer to Section 3.15.1: Internal reset ON). Revision history STM32F730x8 # **Revision history** Table 123. Document revision history | Date | Revision | Changes | |-------------|----------|------------------| | 27-Jun-2018 | 1 | Initial release. | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2018 STMicroelectronics - All rights reserved DS12536 Rev 1 201/201